Postroute gate sizing for crosstalk noise reduction

被引:11
|
作者
Becer, MR [1 ]
Blaauw, D
Algor, I
Panda, R
Oh, C
Zolotov, V
Hajj, IN
机构
[1] Freescale Semicond, Austin, TX 78735 USA
[2] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
[3] Nascentr, Austin, TX 78759 USA
[4] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[5] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
crosstalk noise; gate sizing; noise repair; signal integrity;
D O I
10.1109/TCAD.2004.836736
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Gate sizing is a practical and a feasible crosstalk noise correction technique in the post route design stage, especially for block level sea-of-gates designs. The difficulty in gate sizing for noise reduction is that, by increasing a driver size, noise at the driver output is reduced, but noise injected by that driver on other nets is increased. This can create cyclical dependencies between nets in the circuit with noise violations. In this paper, we propose a fast and effective heuristic postroute gate-sizing algorithm that uses a graph representation of the noise dependencies between nodes. Our method utilizes gate sizing in both directions and works in linear time as a function of the number of gates. The effectiveness of the algorithm is shown on several industrial high-performance designs.
引用
收藏
页码:1670 / 1677
页数:8
相关论文
共 50 条
  • [1] Post-route gate sizing for crosstalk noise reduction
    Becer, MR
    Blaauw, D
    Algor, I
    Panda, R
    Oh, C
    Zolotov, V
    Hajj, IN
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 954 - 957
  • [2] Post-route gate sizing for crosstalk noise reduction
    Becer, MR
    Blaauw, D
    Algor, I
    Panda, R
    Oh, C
    Zolotov, V
    Hajj, IN
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 171 - 176
  • [3] Gate sizing for crosstalk reduction under timing constraints by Lagrangian relaxation
    Sinha, D
    Zhou, H
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 14 - 19
  • [4] Post-layout gate sizing for interconnect delay and crosstalk noise optimization
    Hanchate, Narender
    Ranganathan, Nagarajan
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 92 - +
  • [5] Crosstalk reduction by transistor sizing
    Xiao, T
    Marek-Sadowska, M
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 137 - 140
  • [6] Simultaneous interconnect delay and crosstalk noise optimization through gate sizing using game theory
    Hanchate, Narender
    Ranganathan, Nagarajan
    IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (08) : 1011 - 1023
  • [7] Yield driven gate sizing for coupling-noise reduction under uncertainty
    Sinha, Debjit
    Zhou, Hai
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 192 - 197
  • [8] Gate sizing to eliminate crosstalk induced timing violation
    Xiao, T
    Marek-Sadowska, M
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 186 - 191
  • [9] Reduction of Crosstalk Noise and Delay in VLSI Interconnects Using Schmitt Trigger as a Buffer and Wire Sizing
    Singh, Shikha
    Verma, V. Sulochana
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 677 - 686
  • [10] Crosstalk noise mitigation using a transmission gate with varied gate bias
    Selahattin Sayil
    Subed Lamichhane
    Kutay Sayil
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 183 - 190