Low cost wafer-level CSP: A novel redistribution methodology

被引:0
|
作者
Rinne, GA [1 ]
Walling, JD [1 ]
Mis, JD [1 ]
机构
[1] Unit Elect Inc, Res Triangle Pk, NC 27703 USA
关键词
D O I
10.1109/ECTC.2000.853125
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A chip scale package using wafer scale processing was developed for a line of low cost, small form factor integrated circuits. The package uses polymeric repassivation and electrodeposited solder bumps connected by a unique conductor patterning method. As an alternative to the aluminum redistribution approach for converting wirebond designs to CSP, a low cost method was developed. Called single-mask redistribution (SMR), this process creates the solder bump and the redistribution line in a single patterning step. Solder is plated to an equal height on both the line and the bump pad and, during reflow, hydrostatic pressure causes the excess solder on the line to flow to the bump. The finished package resembles a common chip resistor. Reliability testing was used to optimize the bump design and the assembly methodologies. Field performance of more than 30 million packages has validated the test results.
引用
收藏
页码:93 / 96
页数:4
相关论文
共 50 条
  • [31] A novel wafer-level hermetic packaging for MEMS devices
    Tsou, Chingfu
    Li, Hungchung
    Chang, Hsing-Cheng
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (04): : 616 - 621
  • [32] Preparation of wafer-level glass cavities by a low-cost chemical foaming process (CFP)
    Shang, Jintang
    Chen, Boyin
    Lin, Wei
    Wong, Ching-Ping
    Zhang, Di
    Xu, Chao
    Liu, Junwen
    Huang, Qing-An
    LAB ON A CHIP, 2011, 11 (08) : 1532 - 1540
  • [33] Novel low-loss wafer-level packaging of the RF-MEMS devices
    Park, YK
    Park, HW
    Lee, DJ
    Park, JH
    Song, IS
    Kim, CW
    Song, CM
    Lee, YH
    Kim, CJ
    Ju, BK
    FIFTEENTH IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, TECHNICAL DIGEST, 2002, : 681 - 684
  • [34] Novel Design Method for Electrically Symmetric High-Q Inductor Fabricated Using Wafer-Level CSP Technology
    Aoki, Yutaka
    Shimizu, Shoichi
    Honjo, Kazuhiko
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (01): : 31 - 39
  • [35] Low Temperature Wafer Bonding for Wafer-Level 3D Integration
    Dragoi, V.
    Rebhan, B.
    Burggraf, J.
    Razek, N.
    2014 4TH IEEE INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2014, : 9 - 9
  • [36] Investigation of electromigration reliability of redistribution lines in wafer-level chip-scale packages
    Kao, Chin-Li
    Chen, Tei-Chen
    Lai, Yi-Shao
    Chiu, Ying-Ta
    MICROELECTRONICS RELIABILITY, 2014, 54 (11) : 2471 - 2478
  • [37] Wafer-level packaging and test
    Gilg, Larry
    Advanced Packaging, 2002, 11 (11): : 35 - 38
  • [38] REDISTRIBUTION-LAYERS FOR FAN-OUT WAFER-LEVEL PACKAGING AND HETEROGENEOUS INTEGRATIONS
    Lau, John H.
    2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [39] Wafer-level processing cuts chip-stole packaging cost
    Morrison, D
    ELECTRONIC DESIGN, 1999, 47 (21) : 29 - 29
  • [40] Low temperature bonding process for wafer-level MEMS packaging
    Wei, J
    Wong, CK
    Lee, LC
    2004 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2004, : A19 - A26