Comprehensive 3D TSV Reliability Study on 14nm FINFET Technology with Thinned Wafers

被引:0
|
作者
Premachandran, C. S. [1 ]
Cimino, Salvatore [1 ]
Ogdan, Sean [1 ]
Wu, Zhuo-Jie [1 ]
Smith, Daniel [1 ]
Kannan, Sukesh [1 ]
Cao, Linjun [1 ]
Prabhu, Manjunatha [1 ]
Yao, Walter [1 ]
Ranjan, Rakesh [1 ]
England, Luke [1 ]
Justison, Patrick [1 ]
机构
[1] GLOBALFOUNDRIESUS Inc, 400 Stone Break Rd Extens, Malta, NY 12020 USA
来源
2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018) | 2018年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The impact of wafer level reliability of TSV has been studied with respect to FEOL (Front End of Line) and BEOL (Back End of Line) reliability. A TSV keep out zone (KOZ) study has been done with varying gate length and width of transistor. Gate voltage (Vg) vs saturation current (Idsat) behavior indicates that there is negligible impact on Idsat due to mechanical stress of the TSV for Sum KOZ for both NFET and PFET devices fabricated with thin and thick gate-oxide dielectric. Voltage Ramp Stress (VRS) and Constant Voltage Stress (CVS) tests were performed at 25 degrees C and 125 degrees C to study the FEOL gate dielectric and device reliability such as gate dielectric breakdown voltage (VBD), Hot Carrier Injection (HCI), and Bias Temperature Instability (BTI). Apart from FEOL reliability study, special test structures were also designed to capture even a minor TSV impact on the lower metal and via levels of the BEOL stack. Time Dependent Dielectric Breakdown (TDDB), Electro migration (EM), and Stress Migration (SM) were performed to investigate any potential impact to BEOL due to TSV mechanical stress or Cu pumping effects. TSV KOZ impact on electrostatic discharge (ESD) protection devices was also performed. Our study with thick and thin TSV wafer showed no significant impact of TSV integration approach on FEOL, BEOL and ESD reliability.
引用
收藏
页码:37 / 40
页数:4
相关论文
共 50 条
  • [31] Study of thinned Si wafer warpage in 3D stacked wafers
    Kim, Youngrae
    Kang, Sung-Keun
    Kim, Sarah Eunkyung
    MICROELECTRONICS RELIABILITY, 2010, 50 (12) : 1988 - 1993
  • [32] On the Design of Ultra-High Density 14nm Finfet based Transistor-Level Monolithic 3D ICs
    Shi, Jiajun
    Nayak, Deepak
    Ichihashi, Motoi
    Banna, Srinivasa
    Moritz, Csaba Andras
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 449 - 454
  • [33] A 14nm Finfet Transistor-Level 3D Partitioning Design to Enable High-Performance and Low-Cost Monolithic 3D IC
    Shi, Jiajun
    Nayak, Deepak
    Banna, Srinivasa
    Fox, Robert
    Samavedam, Srikanth
    Samal, Sandeep
    Lim, Sung Kyu
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [34] Modeling and Analysis of SRAM PUF Bias Patterns in 14nm and 7nm FinFET Technology Nodes
    Masoumian, Shayesteh
    Maes, Roel
    Wang, Rui
    Yerriswamy, Karthik Keni
    Schrijen, Geert-Jan
    Hamdioui, Said
    Taouil, Mottaqiallah
    2023 IFIP/IEEE 31ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, VLSI-SOC, 2023, : 171 - 176
  • [35] SRAM Device and Cell Co-Design Considerations in a 14nm SOI FinFET Technology
    Cheng, B.
    Wang, X.
    Brown, A. R.
    Kuang, J. B.
    Reid, D.
    Millar, C.
    Nassif, S.
    Asenov, A.
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2339 - 2342
  • [36] 14nm FinFET Technology SRAM Cell Margin Evaluation and Analysis by Local Layout Effect
    Mun, S. Y.
    Burnett, D.
    Lim, K. Y.
    Parihar, S.
    Shi, Y. J.
    Lo, H. C.
    Hong, W.
    Lee, K. J.
    Hu, O.
    Versaggi, J.
    Jerome, C.
    Lee, J. G.
    Samavedam, S. B.
    Sohn, D. K.
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [37] Design and Optimization of ESD Lateral NPN Device in 14nm FinFET SOI CMOS Technology
    Li, You
    Mishra, Rahul
    Song, Liyang
    Gauthier, Robert
    2015 37TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2015,
  • [38] Predictive Compact Modeling of Random Variations in FinFET Technology for 16/14nm Node and Beyond
    Jiang, Xiaobo
    Wang, Xingsheng
    Wang, Runsheng
    Cheng, Binjie
    Asenov, Asen
    Huang, Ru
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [39] 14nm Ferroelectric FinFET Technology with Steep Subthreshold Slope for Ultra Low Power Applications
    Krivokapic, Z.
    Rana, U.
    Galatage, R.
    Razavieh, A.
    Aziz, A.
    Liu, J.
    Shi, J.
    Kim, H. J.
    Sporer, R.
    Serrao, C.
    Busquet, A.
    Polakowski, P.
    Mueller, J.
    Kleemeier, W.
    Jacob, A.
    Brown, D.
    Knorr, A.
    Carter, R.
    Banna, S.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [40] High sigma measurement of random threshold voltage variation in 14nm Logic FinFET technology
    Giles, M. D.
    Radhakrishna, N. Arkali
    Becher, D.
    Kornfeld, A.
    Maurice, K.
    Mudanai, S.
    Natarajan, S.
    Newman, P.
    Packan, P.
    Rakshit, T.
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,