Design and processing of integrated micro accelerometers using standard CMOS process

被引:3
|
作者
Dai, CL [1 ]
Lu, SS [1 ]
Chang, PZ [1 ]
机构
[1] NATL TAIWAN UNIV,INST APPL MECH,TAIPEI 106,TAIWAN
关键词
CMOS; sensor; capacitive; accelerometer;
D O I
10.1080/02533839.1997.9741805
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A capacitive accelerometer integrated with a switched-capacitor circuitry on the same chip has been implemented by using a 0.8 mu m DPDM (Double Polysilicon Double Metal) CMOS process. We will explain the working principle of the capacitive accelerometer, and describe the design and the post-processing of the capacitive CMOS accelerometer chip. Metal 1 layer is selected as the sacrificial layer. The sensing capacitor of the capacitive accelerometer is composed of poly 1 layer and metal 2 layer. The post-CMOS processing steps need one mask only, and phosphoric acid is used to etch the sacrificial layer for releasing the suspended structure. A switched-capacitor circuitry is for the use of detecting the output signal of the accelerometer The performance of this CMOS accelerometer demonstrates a bandwidth of 150Hz and an working range of +/-15g with a sensitivity of 120 mu V/g.
引用
收藏
页码:47 / 55
页数:9
相关论文
共 50 条
  • [41] Fabrication of Wireless Micro Pressure Sensor Using the CMOS Process
    Dai, Ching-Liang
    Lu, Po-Wei
    Wu, Chyan-Chyi
    Chang, Chienliu
    SENSORS, 2009, 9 (11): : 8748 - 8760
  • [42] Manufacture of Thermoelectric Micro Generators Using the Commercial CMOS Process
    Peng, Shih-wen
    Yang, Ming-zhi
    Dai, Ching-liang
    INTERNATIONAL CONFERENCE ON ELECTRICAL, CONTROL AND AUTOMATION ENGINEERING (ECAE 2013), 2013, : 302 - 306
  • [43] Biomedical 3xVDD Current Micro-stimulator Using Standard 0.35um CMOS Process
    Lee, Tzung-Je
    Chen, Hsin-Chang
    2013 IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCAS 2013), 2013, : 159 - 162
  • [44] Design and testing of a CMOS BDJ detector for integrated micro-analysis systems
    Lu, GN
    Sou, G
    Devigny, F
    Guillaud, G
    MICROELECTRONICS JOURNAL, 2001, 32 (03) : 227 - 234
  • [45] Standard post-processing technique for fabrication of large micro-suspended structures in CMOS
    Ghodsian, B
    Milanovic, V
    Villavicencio, O
    MICROMACHINING AND MICROFABRICATION PROCESS TECHNOLOGY V, 1999, 3874 : 120 - 128
  • [46] Process planning by integrated design and evaluation of technology chains using a standard ERP-system
    Reinhart, Gunther
    Lau, Christian
    Mueller, Stefan
    Baron, Hans-Uwe
    DETC2007: PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNOLOGY CONFERENCE AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, VOL 4, 2008, : 773 - 778
  • [47] INFLUENCE OF DESIGN AND PROCESS PARAMETERS ON RELIABILITY OF CMOS INTEGRATED-CIRCUITS
    AITKEN, A
    KUNG, P
    MICROELECTRONICS AND RELIABILITY, 1978, 17 (01): : 201 - 210
  • [49] A 5Gb/s monolithically integrated optical receiver in standard CMOS process
    Chiu, Hsiang-Yi
    Yi, Bin-Wei
    Tsai, Chia-Ming
    International Journal of Electrical Engineering, 2009, 16 (03): : 261 - 268
  • [50] A 1.5Gb/s monolithically integrated optical receiver in the standard CMOS process
    肖新东
    毛陆虹
    余长亮
    张世林
    谢生
    半导体学报, 2009, 30 (12) : 77 - 80