A Power Analysis of Input-Queued and Crosspoint-Queued Crossbar Switches

被引:0
|
作者
Wang, Jian [1 ]
Szymanski, T. H. [1 ]
机构
[1] McMaster Univ, Dept Elec & Comp Eng, Hamilton, ON L8S 1K4, Canada
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Crossbar switches are fundamental building blocks of digital networks such as the Internet. An Input-Queued (IQ) crossbar switch includes a set of queues at the input side of the switch, combined with an unbuffered switching matrix with N-2 crosspoints. A Crosspoint-Queued (XQ) crossbar switch contains a FIFO queue at each of the NxN crosspoints of the switching matrix. Switches with combined IQs and XQs, denoted CIXQ, have been the subject of considerable research over the last decade. The use of crosspoint queues simplifies the scheduling of traffic through. the switch, at the cost of adding O(N-2) FIFO queues to the switching matrix. In this paper, a power analysis of IQ and CIXQ switches is presented, assuming an FPGA implementation. The basic switch design consists of a demultiplexer network associated with each row of the switching matrix, and a multiplexer network associated with each column of the matrix. An accurate power analysis for these switches in an FPGA environment is presented. Analysis indicates that the internal FIFO queues in a CIXQ switch roughly triple the power required in an FPGA implementation. To minimize power, the FIFO queues at each crosspoint should be small or eliminated completely. The analytic models allows for a rapid design space exploration for power minimization.
引用
收藏
页码:38 / 43
页数:6
相关论文
共 50 条
  • [41] Input-queued switches using two schedulers in parallel
    Nabeshima, Masayoshi
    IEICE Transactions on Communications, 2002, E85-B (02) : 523 - 531
  • [42] Provisioning QoS features for input-queued ATM switches
    New Jersey Inst of Technology, Newark, United States
    Electron Lett, 19 (1826-1827):
  • [43] Performance of exhaustive matching algorithms for input-queued switches
    Kim, Y
    Chao, HJ
    2003 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5: NEW FRONTIERS IN TELECOMMUNICATIONS, 2003, : 1817 - 1822
  • [44] Analysis model of multiple input-queued switches with PIM scheduling algorithm
    Lee, HI
    Seo, SW
    IEEE COMMUNICATIONS LETTERS, 2001, 5 (07) : 316 - 318
  • [45] Qos guarantee in input-queued switches with noniterative schedulers
    Chen, Kevin F.
    Sha, Edwin H. -M.
    Zheng, S. Q.
    PROCEEDINGS OF THE 18TH IASTED INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING AND SYSTEMS, 2006, : 190 - +
  • [46] An Improving Algorithm for Combined Input-Crosspoint-Queued Switches
    Xu, Ling
    Chen, Yueyun
    Gong, Zheng
    TRUSTWORTHY COMPUTING AND SERVICES (ISCTCS 2014), 2015, 520 : 281 - 287
  • [47] Throughput analysis of bifurcated input-queued packet switches with restricted contention
    Kim, H
    Oh, CH
    Kim, K
    ELECTRONICS LETTERS, 1998, 34 (17) : 1651 - 1652
  • [48] Performance analysis of a robust scheduling algorithm for scalable input-queued switches
    Elhanany, I
    Sadot, D
    2003 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5: NEW FRONTIERS IN TELECOMMUNICATIONS, 2003, : 588 - 594
  • [49] A Load-Balanced Crosspoint-Queued Switch Fabric
    Xu Ning
    Yu Shaohua
    CHINA COMMUNICATIONS, 2013, 10 (02) : 134 - 142
  • [50] An algorithm for improved delay-scaling in input-queued switches
    Weng, Wentao
    Srikant, R.
    QUEUEING SYSTEMS, 2022, 100 (1-2) : 135 - 166