One-Pass Logic Synthesis for Graphene-Based Pass-XNOR Logic Circuits

被引:1
|
作者
Tenace, Valerio [1 ]
Calimera, Andrea [1 ]
Macii, Enrico [1 ]
Poncino, Massimo [1 ]
机构
[1] Politecn Torino, Turin, Italy
关键词
D O I
10.1145/2744769.2744880
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatically controlled graphene P-N junctions are devices built on a single layer graphene sheet that can be turned-ON/OFF via external potential difference. Their electrical behavior resembles a CMOS transmission gate with an embedded XNOR Boolean functionality. Recent works presented an efficient design style, the Pass-XNOR logic (PXL), which allows the implementation of adiabatic logic circuits with ultra low-power features. In this work we introduce Gemini, a one-pass logic synthesis methodology for PXL circuits. It consists of a dedicated XNOR-expansion algorithmthat combines logic optimization and technology mapping in a single step carried out through a common data structure, the Pass Diagram. Experimental results demonstrate (i) the superior of PXL circuits in terms of area and performance w.r.t. graphene circuits based on P-N junctions obtained using a CMOSlike synthesis/mapping methodology, and (ii) the power consumption in PXL circuits is governed by the adiabatic-charging principle which guarantees large power/energy savings w.r.t. non-adiabatic counterparts.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A one-pass decoder based on polymorphic linguistic context assignment
    Soltau, H
    Metze, F
    Fügen, C
    Waibel, A
    ASRU 2001: IEEE WORKSHOP ON AUTOMATIC SPEECH RECOGNITION AND UNDERSTANDING, CONFERENCE PROCEEDINGS, 2001, : 214 - 217
  • [42] Matrix-Instance-Based One-Pass AUC Optimization
    Zhu, Changming
    Mei, Chengjiu
    Jiang, Hui
    Zhou, Rigui
    PATTERN RECOGNITION AND COMPUTER VISION, PT III, 2018, 11258 : 527 - 538
  • [43] Fast one-pass knowledge-based system for thinning
    Ahmed, M
    Ward, RK
    JOURNAL OF ELECTRONIC IMAGING, 1998, 7 (01) : 111 - 116
  • [44] Graphene-based high pass filter in terahertz band
    Azimbeik, Mohammad
    Badr, Nasrin Shoghi
    Zadeh, Shima Ghasem
    Moradi, Gholamreza
    OPTIK, 2019, 198
  • [45] Design of low power digital VLSI circuits based on a novel Pass-transistor Logic
    Song, MK
    Asada, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (11) : 1740 - 1749
  • [46] XNOR/XOR graphene logic gate based on plasma disperison effect
    Li, Zhiquan
    Han, Xue
    Xie, Ruijie
    Wang, Ziguang
    Guo, Shiliang
    Wei, Wenjing
    Li, Xin
    SUPERLATTICES AND MICROSTRUCTURES, 2020, 139
  • [47] BDD decomposition for delay oriented pass transistor logic synthesis
    Shelar, RS
    Sapatnekar, SS
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) : 957 - 970
  • [48] DESIGN OF SUBMICROMETER CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC-CIRCUITS
    PASTERNAK, JH
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (09) : 1249 - 1258
  • [49] Area-oriented synthesis for Pass-Transistor Logic
    Chaudhry, R
    Liu, TH
    Aziz, A
    Burns, JL
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 160 - 167
  • [50] An efficient algorithm for low power pass transistor logic synthesis
    Shelar, RS
    Sapatnekar, SS
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 87 - 92