One-Pass Logic Synthesis for Graphene-Based Pass-XNOR Logic Circuits

被引:1
|
作者
Tenace, Valerio [1 ]
Calimera, Andrea [1 ]
Macii, Enrico [1 ]
Poncino, Massimo [1 ]
机构
[1] Politecn Torino, Turin, Italy
关键词
D O I
10.1145/2744769.2744880
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrostatically controlled graphene P-N junctions are devices built on a single layer graphene sheet that can be turned-ON/OFF via external potential difference. Their electrical behavior resembles a CMOS transmission gate with an embedded XNOR Boolean functionality. Recent works presented an efficient design style, the Pass-XNOR logic (PXL), which allows the implementation of adiabatic logic circuits with ultra low-power features. In this work we introduce Gemini, a one-pass logic synthesis methodology for PXL circuits. It consists of a dedicated XNOR-expansion algorithmthat combines logic optimization and technology mapping in a single step carried out through a common data structure, the Pass Diagram. Experimental results demonstrate (i) the superior of PXL circuits in terms of area and performance w.r.t. graphene circuits based on P-N junctions obtained using a CMOSlike synthesis/mapping methodology, and (ii) the power consumption in PXL circuits is governed by the adiabatic-charging principle which guarantees large power/energy savings w.r.t. non-adiabatic counterparts.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Quantifying the Figures of Merit of Graphene-Based Adiabatic Pass-XNOR Logic (PXL) Circuits
    Tenace, Valerio
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [2] Pass-XNOR Logic: A new Logic Style for P-N Junction based Graphene Circuits
    Tenace, Valerio
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [3] One-Pass Design of Reversible Circuits: Combining Embedding and Synthesis for Reversible Logic
    Zulehner, Alwin
    Wille, Robert
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (05) : 996 - 1008
  • [4] One-pass tableaux for computation tree logic
    Abate, Pietro
    Gore, Rajeev
    Widmann, Florian
    LOGIC FOR PROGRAMMING, ARTIFICIAL INTELLIGENCE, AND REASONING, PROCEEDINGS, 2007, 4790 : 32 - +
  • [5] Logic synthesis for large pass transistor circuits
    Buch, P
    Narayan, A
    Newton, AR
    SangiovanniVincentelli, A
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 663 - 670
  • [6] Design of Graphene-Based Plasmonic XNOR/XOR Logic Gates
    Zhou Liqiang
    Zhang Jie
    Ding Jian
    Chen Weiwei
    ACTA OPTICA SINICA, 2018, 38 (02)
  • [7] Logic Synthesis of Pass-Gate Logic Circuits With Emerging Ambipolar Technologies
    Tenace, Valerio
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (02) : 397 - 410
  • [8] VirtualScan: Test compression technology using combinational logic and one-pass ATPG
    Wang, Laung-Terng
    Wen, Xiaoqing
    Wu, Shianling
    Wang, Zhigang
    Jiang, Zhigang
    Sheu, Boryau
    Gu, Xinli
    IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (02): : 122 - 130
  • [9] Efficient pass-transistor-logic synthesis for sequential circuits
    Hsiao, Shen-Fu
    Tsai, Ming-Yu
    Wen, Chia-Sheng
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1631 - +
  • [10] Graphene-based non-Boolean logic circuits
    Liu, Guanxiong
    Ahsan, Sonia
    Khitun, Alexander G.
    Lake, Roger K.
    Balandin, Alexander A.
    JOURNAL OF APPLIED PHYSICS, 2013, 114 (15)