Design of Advanced 2D and 3D FPGAs: Architecture-Level Exploration and Algorithm-Level Optimization

被引:0
|
作者
Chtourou, Sonda [1 ]
Abid, Mohamed [1 ]
Marrakchi, Zied [2 ]
Amouri, Emna [3 ]
Mehrez, Habib [3 ]
机构
[1] Univ Sfax, CES Res Lab, Sfax, Tunisia
[2] Mentor Graph Corp, Tunis, Tunisia
[3] UPMC, Res Lab LIP6, Paris, France
来源
PROCEEDINGS OF 2016 11TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT) | 2016年
关键词
FPGA architecture; Cluster-based architecture; Hierarchical interconnect; 3D Technology; CAD Algorithms; MESH;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Field Programmable Gate Arrays (FPGAs) have become popular media for the implementation of many digital circuits. The quality of FPGA device is controlled by three factors which are: quality of the FPGA architecture, quality of the Computer-Aided Design (CAD) tools used to map circuits into the FPGA and electrical design of the FPGA. The subject of this paper is the exploration and optimization of cluster-based mesh FPGAs. To conduct this objective, we propose an exploration environment for cluster-based mesh FPGA architectures to explore and improve power consumption, area and performance. We propose also a new 2D cluster-based mesh FPGA architecture using hierarchical interconnect topology and long routing wires. With experimental method, we explore the effect of architecture parameters that control the interconnect flexibility. Results show that long routing wires improve the FPGA flexibility and performance. Nevertheless, as the long wires span increases, their delay also increases and impedes the overall performances. To mitigate the long wire length issues and improve performances, we propose to explore a development methodology of stacked FPGA architecture using 3D technology process. By adjusting the span of long wires, we can design two-tiers 3D cluster-based FPGA with 2 identical 2D functional layers. Moreover, we propose to investigate CAD algorithms aspect to optimize the mapping of application on the 3D FPGA architecture.
引用
收藏
页码:31 / 36
页数:6
相关论文
共 50 条
  • [1] A Framework for Architecture-Level Exploration of 3-D FPGA Platforms
    Sidiropoulos, Harry
    Siozios, Kostas
    Soudris, Dimitrios
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 298 - 307
  • [2] A Uniform Architecture Design for Accelerating 2D and 3D CNNs on FPGAs
    Liu, Zhiqiang
    Chow, Paul
    Xu, Jinwei
    Jiang, Jingfei
    Dou, Yong
    Zhou, Jie
    ELECTRONICS, 2019, 8 (01)
  • [3] Algorithm and architecture-level design space exploration using hierarchical data flows
    Peixoto, HP
    Jacome, MF
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 1997, : 272 - 282
  • [4] Design exploration for network on chip based FPGAs: 2D and 3D tiles to router interface
    Salaheldin, Alaa
    Mostafa, Hassan
    Soliman, Ahmed M.
    MICROELECTRONICS JOURNAL, 2019, 88 : 47 - 55
  • [5] Architecture-Level Design Space Exploration of SuperScalar Microarchitecture for Network Applications
    Salehi, Mostafa E.
    Dorosti, Hamed
    Fakhraie, Sied Mehdi
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 269 - 272
  • [6] System-Level Comparison of Power Delivery Design for 2D and 3D ICs
    Khan, Nauman H.
    Alam, Syed M.
    Hassoun, Soha
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 338 - +
  • [7] Efficient Implementation of 2D and 3D Sparse Deconvolutional Neural Networks with a Uniform Architecture on FPGAs
    Wang, Deguang
    Shen, Junzhong
    Wen, Mei
    Zhang, Chunyuan
    ELECTRONICS, 2019, 8 (07)
  • [8] Towards a Uniform Architecture for the Efficient Implementation of 2D and 3D Deconvolutional Neural Networks on FPGAs
    Wang, Deguang
    Shen, Junzhong
    Wen, Mei
    Zhang, Chunyuan
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [9] Street level urban design qualities for walkability: Combining 2D and 3D GIS measures
    Yin, Li
    COMPUTERS ENVIRONMENT AND URBAN SYSTEMS, 2017, 64 : 288 - 296
  • [10] Design and Architecture Definition for Advanced 3D Fan-Out Wafer-Level Packaging
    Bhangaonkar, Karan
    Sankarasubramanian, Santosh
    Journal of Microelectronics and Electronic Packaging, 2024, 21 (03): : 59 - 66