Reliable and High Performance STT-MRAM Architectures based on Controllable-Polarity Devices

被引:0
|
作者
Shamsi, Kaveh [1 ]
Bi, Yu [1 ]
Jin, Yier [1 ]
Gaillardon, Pierre-Emmanuel [2 ]
Niemier, Michael [3 ]
Hu, X. Sharon [3 ]
机构
[1] Univ Cent Florida, Dept Elect Engn & Comp Sci, Orlando, FL 32816 USA
[2] Ecole Polytech Fed Lausanne, CH-1015 Lausanne, Switzerland
[3] Univ Notre Dame, Dept Comp Sci & Engn, Notre Dame, IN 46556 USA
关键词
RAM;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Source degeneration of access devices in the parallel (P)-> anti-parallel (AP) switching in Spin Transfer Torque Magnetic Random Access Memories (STT-MRAM) has ultimately been a limiting factor in the operational speed of these types of memories. In this work, new architectures for memory single-cells and arrays of cells are presented that utilize Schottky-Barrier Silicon Nanowire Field Effect Transistors with polarity control capabilities (e.g., SiNW-FETs), to substantially increase the performance of STT-MRAM, specifically Multi-Level Cell (MLC) STT-MRAM. The proposed design offers built-in reliability improvement as it omits one of the available four states in the MLC STT-MRAM memory facilitating the resistance level detection for peripheral circuitry. Our simulation results of the developed memory cell show 49.7% reductions in P -> AP switching time, as well as 51.3% increases in available drive current under 1.4V supply voltage when compared to FinFET 22nm technology. With respect to memory arrays, the proposed architecture demonstrates an average write latency reduction of 37% in comparison with FinFET 22nm technology node.
引用
收藏
页码:343 / 350
页数:8
相关论文
共 50 条
  • [41] A High Reliability Sense Amplifier for Computing In-Memory with STT-MRAM
    Zhang, Li
    Tang, Hualian
    Xu, Beilei
    Zhuang, Yiqi
    Bao, Junlin
    SPIN, 2020, 10 (02)
  • [42] STT-MRAM-Based Reliable Weak PUF
    Hu, Yupeng
    Wu, Linjun
    Chen, Zhuojun
    Huang, Yun
    Xu, Xiaolin
    Li, Keqin
    Zhang, Jiliang
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (07) : 1564 - 1574
  • [43] Correlation Power Analysis Attack against STT-MRAM Based Cyptosystems
    Chakraborty, Abhishek
    Mondal, Ankit
    Srivastava, Ankur
    2017 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2017, : 171 - 171
  • [44] Impact of Process Variability on Write Error Rate and Read Disturbance in STT-MRAM Devices
    Song, Jeehwan
    Dixit, Hemant
    Behin-Aein, Behtash
    Kim, Chris H.
    Taylor, William
    IEEE TRANSACTIONS ON MAGNETICS, 2020, 56 (12)
  • [45] An STT-MRAM Based in Memory Architecture for Low Power Integral Computing
    Zhao, Yinglin
    Ouyang, Peng
    Kang, Wang
    Yin, Shouyi
    Zhang, Youguang
    Wei, Shaojun
    Zhao, Weisheng
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (04) : 617 - 623
  • [46] Highly reliable STT-MRAM adopting advanced MTJs']Js with controlled domain wall pinning
    Park, J. -H.
    Kim, J. H.
    Kim, J. M.
    Kim, J.
    Apalkov, D.
    Okada, A.
    Sato, H.
    Jeong, J. H.
    Cho, Y. J.
    Pi, U.
    Kim, Y.
    Park, Y. S.
    Song, K. M.
    Kim, K.
    Jeong, D. -E.
    Kim, D. S.
    Kim, C.
    Kim, I.
    Lee, K.
    Han, S. H.
    Lee, K.
    Lee, J. H.
    Song, Y. J.
    Koh, G. H.
    Kuh, B. J.
    Lee, J. M.
    Song, J. H.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [47] Improving Reliability, Performance, and Energy Efficiency of STT-MRAM with Dynamic Write Latency
    Ahari, Ali
    Ebrahimi, Mojtaba
    Oboril, Fabian
    Tahoori, Mehdi
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 109 - 116
  • [48] Improving the Performance of STT-MRAM LLC Through Enhanced Cache Replacement Policy
    Peneau, Pierre-Yves
    Novo, David
    Bruguier, Florent
    Torres, Lionel
    Sassatelli, Gilles
    Gamatie, Abdoulaye
    ARCHITECTURE OF COMPUTING SYSTEMS, 2018, 10793 : 168 - 180
  • [49] A Cross-layer Adaptive Approach for Performance and Power Optimization in STT-MRAM
    Sayed, Nour
    Bishnoi, Rajendra
    Oboril, Fabian
    Tahoori, Mehdi B.
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 791 - 796
  • [50] Hierarchical cache configuration based on hybrid SOT- and STT-MRAM
    Han, Shaopu
    Wang, Qiguang
    Jiang, Yanfeng
    AIP ADVANCES, 2023, 13 (02)