A simplified gate-level fault model for crosstalk effects analysis

被引:1
|
作者
Civera, P [1 ]
Macchiarulo, L [1 ]
Violante, M [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, I-10129 Turin, Italy
关键词
D O I
10.1109/DFTVS.2002.1173499
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The relevant problem of crosstalk affects the design process in many ways. Its delay effects can not be easily addressed due to the complex interaction between signals and dependency on the logical, functional and timing aspects of the design. In this paper we propose a modelling approach and a methodology to assess crosstalk effects on real designs through a simulation-based analysis environment. Results are reported showing how the proposed approach has been used to validate the bus architecture inside the LEON SPARC-like processor core.
引用
收藏
页码:31 / 39
页数:9
相关论文
共 50 条
  • [31] AN UPPER-BOUND ALGORITHM FOR GATE-LEVEL DELAY ANALYSIS
    LU, SS
    LAI, FP
    1989 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS: PROCEEDINGS OF TECHNICAL PAPERS, 1989, : 232 - 236
  • [32] Gate-Level Simulation with GPU Computing
    Chatterjee, Debapriya
    Deorio, Andrew
    Bertacco, Valeria
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (03)
  • [33] Combine lower level factors in gate-level circuit reliability estimation model
    Wang, Z. (wangzhenqq@gmail.com), 1600, Binary Information Press (10):
  • [34] GLA: Gate-Level Abstraction Revisited
    Mishchenko, Alan
    Een, Niklas
    Brayton, Robert
    Baumgartner, Jason
    Mony, Hari
    Nalla, Pradeep
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1399 - 1404
  • [35] Gate-level simulation of quantum circuits
    Viamontes, GF
    Rajagopalan, M
    Markov, IL
    Hayes, JP
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 295 - 301
  • [36] Current Source Model of Combinational Logic Gates for Accurate Gate-level Circuit Analysis and Timing Analysis
    Chen, Kai
    Kim, Young Hwan
    2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [37] An approximated soft error analysis technique for gate-level designs
    Kwon, Soongyu
    Park, Jong Kang
    Kim, Jong Tae
    IEICE ELECTRONICS EXPRESS, 2014, 11 (10):
  • [38] Transistor-level to gate-level comprehensive fault synthesis for n-input primitive gates
    Sedaghat, Reza
    Kunchwar, Mayuri
    Abedi, Raha
    Javaheri, Reza
    MICROELECTRONICS RELIABILITY, 2006, 46 (12) : 2149 - 2158
  • [39] Reliable S-Box Hardware Implementation by Gate-Level Fault Masking Enhancement
    Saeide Sheikhpour
    Ali Mahani
    Nasour Bagheri
    Journal of Control, Automation and Electrical Systems, 2019, 30 : 214 - 228
  • [40] Reliable S-Box Hardware Implementation by Gate-Level Fault Masking Enhancement
    Sheikhpour, Saeide
    Mahani, Ali
    Bagheri, Nasour
    JOURNAL OF CONTROL AUTOMATION AND ELECTRICAL SYSTEMS, 2019, 30 (02) : 214 - 228