A simplified gate-level fault model for crosstalk effects analysis

被引:1
|
作者
Civera, P [1 ]
Macchiarulo, L [1 ]
Violante, M [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, I-10129 Turin, Italy
关键词
D O I
10.1109/DFTVS.2002.1173499
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The relevant problem of crosstalk affects the design process in many ways. Its delay effects can not be easily addressed due to the complex interaction between signals and dependency on the logical, functional and timing aspects of the design. In this paper we propose a modelling approach and a methodology to assess crosstalk effects on real designs through a simulation-based analysis environment. Results are reported showing how the proposed approach has been used to validate the bus architecture inside the LEON SPARC-like processor core.
引用
收藏
页码:31 / 39
页数:9
相关论文
共 50 条
  • [1] New Gate Models for Gate-Level Delay Calculation under Crosstalk Effects
    Bae, Tae Il
    Kim, Jin Wook
    Kim, Young Hwan
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3488 - 3496
  • [2] Review of gate-level differential power analysis and fault analysis countermeasures
    Marzouqi, Hamad
    Al-Qutayri, Mahmoud
    Salah, Khaled
    IET INFORMATION SECURITY, 2014, 8 (01) : 51 - 66
  • [3] A Synthesis-Agnostic Behavioral Fault Model for High Gate-Level Fault Coverage
    Karputkin, Anton
    Raik, Jaan
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1124 - 1127
  • [4] Crosstalk Computing-Based Gate-Level Reconfigurable Circuits
    Macha, Naveen Kumar
    Repalle, Bhavana Tejaswini
    Iqbal, Md Arif
    Rahman, Mostafizur
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (08) : 1073 - 1083
  • [5] A TRANSPUTER-BASED GATE-LEVEL FAULT SIMULATOR
    CABODI, G
    GAI, S
    REORDA, MS
    MICROPROCESSING AND MICROPROGRAMMING, 1990, 30 (1-5): : 529 - 534
  • [6] A fast model for analysis and improvement of gate-level circuit reliability
    Chen, Chunhong
    Xiao, Ran
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 107 - 115
  • [7] A gate-level method for transistor-level bridging fault diagnosis
    Fan, Xinyue
    Moore, Will
    Hora, Camelia
    Konijnenburg, Mario
    Gronthoud, Guido
    24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 266 - +
  • [8] Test generation at the algorithm-level for gate-level fault coverage
    Bareisa, Eduardas
    Jusas, Vadus
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    MICROELECTRONICS RELIABILITY, 2008, 48 (07) : 1093 - 1101
  • [9] A gate-level timing model for SOI circuits
    Shahriari, M
    Naim, FN
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 795 - 798
  • [10] Victim gate crosstalk fault model
    Favalli, M
    19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 191 - 199