A Micro-Architecture Design for the 32-bit VLIW DSP Processor Core

被引:0
|
作者
Khoi-Nguyen Le-Huu [1 ]
Anh-Vu Dinh-Due [1 ]
Nguyen, Tin T. [2 ]
机构
[1] Univ Informat Technol VNUHCM, Ho Chi Minh City, Vietnam
[2] Ho Chi Minh City Univ Technol, Ho Chi Minh City, Vietnam
关键词
Digital Signal Processors; VLIW; micro-architecture;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital signal processing plays an important role in human life nowadays with various applications such as speech recognition, medical imaging, oil prospecting, etc. However, those applications cannot achieve high performance in general-purpose processors due to specific digital signal processing algorithms including Fourier transform, digital filtering, etc. Hence, the emergence of digital signal processors (DSPs) can be considered as urgent and timely solution as the strong optimizations of their architectures aim at maximizing the performance of those applications. In this work, we present a micro-architecture design of the 32-bit VLIW DSP Processor core based on the proposed top-level architecture and instruction set architecture in our previous work. This micro-architecture is then implemented by using the Verilog HDL and simulated in Altera ModelSim tool.
引用
收藏
页码:46 / 51
页数:6
相关论文
共 50 条
  • [21] Implementing 1,024-bit RSA exponentiation on a 32-bit processor core
    Phillips, BJ
    Burgess, N
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2000, : 127 - 137
  • [22] THE 32-BIT MICRO CHANNEL
    SHIELL, J
    BYTE, 1987, 12 (12): : 59 - &
  • [23] THE 32-BIT MICRO COMPUTERS
    VANDEGINSTE, P
    RECHERCHE, 1984, 15 (159): : 1278 - 1279
  • [24] A 32-BIT PROCESSOR ON A 16-BIT BUS
    BUDZINSKI, M
    CONTROL ENGINEERING, 1986, 33 (03) : 84 - 84
  • [25] Design of a 32-bit digital signal processor with multi-issue and multi-pipeline architecture
    Chen, C., 1600, Northwestern Polytechnical University (31):
  • [27] 2 CHIPS ENDOW 32-BIT PROCESSOR WITH FAULT-TOLERANT ARCHITECTURE
    PETERSON, CB
    DUZETT, RC
    BUDDE, DL
    CARSON, DG
    IMEL, MT
    JASPER, CA
    JOHNSON, DB
    KRAVITZ, RH
    NG, CK
    WILDE, DK
    YOUNG, JR
    ELECTRONICS, 1983, 56 (07): : 159 - 164
  • [28] Design and Implementation of 32-bit MIPS-Based RISC Processor
    Patra, Sumit
    Kumar, Sunil
    Verma, Swati
    Kumar, Arvind
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 747 - 757
  • [29] A reconfigurable architecture of a high performance 32-bit MAC unit for embedded DSP
    Ying, L
    Jie, C
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1285 - 1288
  • [30] A 32-BIT VLSI DIGITAL SIGNAL PROCESSOR
    HAYS, WP
    KERSHAW, RN
    BAYS, LE
    BODDIE, JR
    FIELDS, EM
    FREYMAN, RL
    GAREN, CJ
    HARTUNG, J
    KLINKOWSKI, JJ
    MILLER, CR
    MONDAL, K
    MOSCOVITZ, HS
    ROTBLUM, Y
    STOCKER, WA
    TOW, J
    TRAN, LV
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (05) : 998 - 1004