Simple and hardware-efficient row-based direct-mapping estimators in fixed-width modified Booth multipliers

被引:1
|
作者
Li, Chung-Yi [1 ,2 ,3 ,4 ]
Chen, Yuan-Ho [1 ,2 ,5 ]
Lai, Lu-An [1 ]
Ye, Wen-Chi [1 ]
Yang, Jun [6 ,7 ]
机构
[1] Chang Gung Univ, Dept Elect Engn, Taoyuan, Taiwan
[2] Chang Gung Mem Hosp LinKou, Dept Radiat Oncol, Taoyuan, Taiwan
[3] Chang Gung Mem Hosp LinKou, Dept Tradit Chinese Med, Taoyuan, Taiwan
[4] Chang Gung Univ, Ctr Reliabil Sci & Technol, Taoyuan, Taiwan
[5] Chang Gung Mem Hosp LinKou, Inst Radiol Res, Taoyuan, Taiwan
[6] Chang Gung Univ, Dept Nanoelect Engn & Design, Taoyuan, Taiwan
[7] Singapore Univ Technol & Design, Singapore, Singapore
关键词
Booth fixed-width multiplier; hardware-efficient; high accurate; math probability; power-saving; row-based direct-mapping;
D O I
10.1002/cta.2937
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The great demand of high-performance fixed-width two's-complement modified Booth multipliers (FWBM) arises because of the wide applications of approximate computing. In this paper, a row-based direct-mapping (RDM) method for designing error estimators in FWBM is proposed. The proposed closed form is derived from probability summation of each entire row to avoid the long setup time of exhaustive simulations. Consequently, a simple and systematic procedure by the Karnaugh map can be utilized to design low-error and hardware-efficient compensation circuits for various widths of FWBMs. By checking the leading column of the truncation part, the extendable design principle can be easily applied to different lengths and different columns inspected. We use Synopsys Design Compiler and TSMC 90 nm standard cell library to synthesize the register transfer language (RTL) design of our proposed estimators. In addition, the RDM is synthesized using the Xilinx Vivado tool with Xilinx Kintex-7 XC7K325T-2FFG900C FPGA. Results of software simulation, hardware synthesis, and implementation experiment validate the high accuracy, hardware saving, and power efficiency of the proposed RDM estimators.
引用
收藏
页码:909 / 920
页数:12
相关论文
共 12 条
  • [1] Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier
    Mohanty, Basant K.
    Tiwari, Vikas
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (12) : 3981 - 3994
  • [2] Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier
    Basant K. Mohanty
    Vikas Tiwari
    Circuits, Systems, and Signal Processing, 2014, 33 : 3981 - 3994
  • [3] Low-latency and power-efficient row-based binary-weighted compensator for fixed-width Booth multiplier
    Li, Chung-Yi
    Hu, Hong-Chi
    Chen, Yuan-Ho
    Lin, Shinn-Yn
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024,
  • [4] High-Accuracy Fixed-Width Modified Booth Multipliers for Lossy Applications
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    Liang, Shish-Chang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (01) : 52 - 60
  • [5] Radix-8 Modified Booth Fixed-Width Signed Multipliers with Error Compensation
    Locharla, Govinda Rao
    Mahapatra, Kamala Kanta
    Ari, Samit
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2021, 46 (02) : 1115 - 1125
  • [6] Radix-8 Modified Booth Fixed-Width Signed Multipliers with Error Compensation
    Govinda Rao Locharla
    Kamala Kanta Mahapatra
    Samit Ari
    Arabian Journal for Science and Engineering, 2021, 46 : 1115 - 1125
  • [7] High-Accuracy Fixed-Width Booth Multipliers Based on Probability and Simulation
    He, Wen-Quan
    Chen, Yuan-Ho
    Jou, Shyh-Jye
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (08) : 2052 - 2061
  • [8] A framework for the design of error-aware power-efficient fixed-width booth multipliers
    Song, MA
    Van, LD
    Yang, CC
    Chiu, SC
    Kuo, SY
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 81 - 84
  • [9] Fixed-Width Modified Booth Multiplier Design Based on Error Bound Analysis
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Kim, Hwan-Yong
    Kim, Gwang-Jun
    Kim, Dae-Ik
    Kim, Yong-Kab
    MULTIMEDIA, COMPUTER GRAPHICS AND BROADCASTING, PT II, 2011, 263 : 248 - 256
  • [10] Area-Effective and Power-Efficient Fixed-Width Booth Multipliers Using Generalized Probabilistic Estimation Bias
    Chen, Yuan-Ho
    Li, Chung-Yi
    Chang, Tsin-Yuan
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 277 - 288