Low Jitter Circuits in Digital System using Phase Locked Loop

被引:0
|
作者
Telba, Ahmed [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Coll Engn, Riyadh 11421, Saudi Arabia
来源
WORLD CONGRESS ON ENGINEERING - WCE 2013, VOL II | 2013年
关键词
Jitter; oscillator noise; oscillator stability; phase jitter; phase locked loops; phase noise; voltage controlled oscillators;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
It is important to eliminate noise at the early stages of communication systems. The Phase-Locked Loop (PLL) is designed to simplify different tasks such as clock recovery, data retiming, frequency translation and clock smoothing applications. The output signal from a given PLL suffers from an associated jitter especially at high bit rate resulting in bit errors at the receiver side and may cause malfunctioning for the all network if this error exceeds a certain threshold level. Lots of research work has been done towards analyzing, modeling and overcoming the problem of jitter associated with clock recovery circuits. One of the most recent approaches is to use a de-jitter circuit that uses a PLL clock recovery circuit by using another PLL with quartz stabilized (Voltage Controlled Crystal Oscillator) VCXO which gives superior stability and jitter performance. In this paper, the problem of jitter in clock recovery circuits will be studied and analyzed. The main objective is to develop an improved de-jitter circuit that may add some features to the already existing VCXO technique.
引用
收藏
页码:1029 / 1033
页数:5
相关论文
共 50 条
  • [31] All Digital Phase Locked Loop for Low Frequency Applications
    Bissa, Pradyuman R.
    Pande, Kirti S.
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 813 - 819
  • [32] A fast locking and low jitter delay-locked loop using DHDL
    Chang, HH
    Lin, JW
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 343 - 346
  • [33] Design and Analysis of a Low Power Digital Phase Locked Loop
    Bhati, Deepak
    Singh, Balwinder
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 275 - 279
  • [34] Timing jitter analysis for clock recovery circuits based on an optoelectronic phase-locked loop (OPLL)
    Zibar, D
    Mork, J
    Oxenlowe, LK
    Galili, M
    Clausen, AT
    2005 CONFERENCE ON LASERS & ELECTRO-OPTICS (CLEO), VOLS 1-3, 2005, : 458 - 460
  • [35] A low jitter phase-locked loop based on self-biased techniques
    Xian, Zhang
    Hhua, Liu
    Lei, Li
    IEICE ELECTRONICS EXPRESS, 2015, 12 (16):
  • [36] A low-jitter leakage-free digitally calibrated phase locked loop
    kazeminia, Sarang
    Soltani, Arefeh
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 88
  • [37] A Low-Jitter Self-Biased Phase-Locked Loop for SerDes
    Yuan, Heng-zhou
    Guo, Yang
    Liu, Yao
    Liang, Bin
    Guo, Qian-cheng
    Tan, Jia-wei
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 59 - 60
  • [38] DIGITAL NEURON MODEL USING DIGITAL PHASE-LOCKED LOOP
    TOKUNAGA, M
    SASASE, I
    MORI, S
    IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (03): : 615 - 621
  • [39] JITTER ANALYSIS OF A PHASE-LOCKED DIGITAL TIMING RECOVERY-SYSTEM
    PANAYIRCI, E
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1992, 139 (03): : 267 - 275
  • [40] A low jitter multiplying delay-locked loop with static phase offset elimination applied to time-to-digital converter
    Wu, Jin
    Chen, Shuang
    Hu, Kang
    Zheng, Lixia
    Sun, Weifeng
    MICROELECTRONICS JOURNAL, 2020, 106