Efficient and Reliable Error Detection Architectures of Hash-Counter-Hash Tweakable Enciphering Schemes

被引:10
|
作者
Mozaffari-Kermani, Mehran [1 ]
Azarderakhsh, Reza [2 ]
Sarker, Ausmita [1 ]
Jalali, Amir [2 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, 4202 E Fowler Ave, Tampa, FL 33620 USA
[2] Florida Atlantic Univ, Dept Comp & Elect Engn & Comp Sci, 777 Glades Rd EE 403, Boca Raton, FL 33431 USA
关键词
Application-specific integrated circuit (ASIC); low complexity; reliability; tweakable enciphering schemes;
D O I
10.1145/3159173
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Through pseudorandom permutation, tweakable enciphering schemes (TES) constitute block cipher modes of operation which perform length-preserving computations. The state-of-the-art research has focused on different aspects of TES, including implementations on hardware [field-programmable gate array (FPGA)/application-specific integrated circuit (ASIC)] and software (hard/soft-core microcontrollers) platforms, algorithmic security, and applicability to sensitive, security-constrained usage models. In this article, we propose efficient approaches for protecting such schemes against natural and malicious faults. Specifically, noting that intelligent attackers do not merely get confined to injecting multiple faults, one major benchmark for the proposed schemes is evaluation toward biased and burst fault models. We evaluate a variant of TES, i.e., the Hash-Counter-Hash scheme, which involves polynomial hashing as other variants are either similar or do not constitute finite field multiplication which, by far, is the most involved operation in TES. In addition, we benchmark the overhead and performance degradation on the ASIC platform. The results of our error injection simulations and ASIC implementations show the suitability of the proposed approaches for a wide range of applications including deeply embedded systems.
引用
收藏
页数:19
相关论文
共 40 条
  • [32] Teletraffic analysis of energy-efficient intruder detection using hash function techniques in images for remote monitoring in Wireless Sensor Networks
    Orea-Flores, Izlian Y.
    Rivero-Angeles, Mario E.
    Onofre-Soto, Ana L.
    Azpeitia-Rebollar, Edna G.
    Torres-Cruz, Noe
    Villordo-Jimenez, Iclia
    Pretelin-Ricardez, Angel
    Menchaca-Mendez, Rolando
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 103
  • [33] Efficient Error Detection Architectures for Post Quantum Signature Falcon's Sampler and KEM SABER
    Sarker, Ausmita
    Kermani, Mehran Mozaffari
    Azarderakhsh, Reza
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (06) : 794 - 802
  • [34] Efficient Hardware Architectures and Implementations of Packet-Level Erasure Coding Schemes for High Data Rate Reliable Satellite Communications
    Theodoropoulos, Dimitris
    Kranitis, Nektarios
    Tsigkanos, Antonis
    Machairas, Elias
    Paschalis, Antonios
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2022, 58 (03) : 2269 - 2280
  • [35] TRADEOFFS IN THE DESIGN OF EFFICIENT ALGORITHM-BASED ERROR-DETECTION SCHEMES FOR HYPERCUBE MULTIPROCESSORS
    BALASUBRAMANIAN, V
    BANERJEE, P
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 1990, 16 (02) : 183 - 196
  • [36] Reliable Concurrent Error Detection Architectures for Extended Euclidean-Based Division Over GF(2m)
    Mozaffari-Kermani, Mehran
    Azarderakhsh, Reza
    Lee, Chiou-Yng
    Bayat-Sarmadi, Siavash
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 995 - 1003
  • [37] Efficient Method for Error Detection and Correction in In-Memory Computing Based on Reliable Ex-Logic Gates
    Park, Taegyun
    Kim, Yeongrok Rok
    Shin, Donghoon Hoon
    Lee, Byeol Jun
    Hwang, Cheol Seong
    ADVANCED INTELLIGENT SYSTEMS, 2023, 5 (05)
  • [38] HARE: A new Hash-based Authenticated Reliable and Efficient Modified Merkle Tree Data Structure to Ensure Integrity of Data in the Healthcare Systems (Apr, 10.1007/s12652-021-03085-0, 2021)
    Chelladurai, Usharani
    Pandian, Seethalakshmi
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2021,
  • [39] Beyond Eliminating Timing Margin: An Efficient and Reliable Negative Margin Timing Error Detection for Neural Network Accelerator Without Accuracy Loss
    Shen, Zhengguo
    Shan, Weiwei
    Du, Yuxuan
    Li, Ziyu
    Yang, Jun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (05) : 1462 - 1471
  • [40] An Efficient and Reliable Negative Margin Timing Error Detection for Neural Network Accelerator without Accuracy Loss in 28nm CMOS
    Li, Ziyu
    Shan, Weiwei
    Wu, Chengjun
    Ge, Haitao
    Yang, Jun
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,