Implications of VHDL timing models on simulation and software synthesis

被引:0
|
作者
Krishnaswamy, V
Gupta, R
Banerjee, P
机构
[1] UNIV CALIF IRVINE,DEPT COMP & INFORMAT SCI,IRVINE,CA 92697
[2] NORTHWESTERN UNIV,ECE DEPT,EVANSTON,IL 60208
关键词
VHDL; delay models; simulation; software synthesis; compilation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we address the timing semantics of the delay models handled by VHDL. A formal model is used to characterize the runtime work required to resolve multiple assignments to signals for each of these models. Subsets of these timing models which require minimal work at runtime for resolution of multiple assignments are identified. algorithms for generation of efficient code for simulation and synthesis in these restricted timing models are given. We present runtimes of our implementation of a simulator which uses these algorithms.
引用
收藏
页码:23 / 36
页数:14
相关论文
共 50 条