Local clustering 3-D stacked CMOS technology for interconnect loading reduction

被引:1
|
作者
Lin, Xinnan [1 ]
Zhang, Shengdong
Wu, Xusheng
Chan, Mansun
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Elect Engn, Kowloon, Hong Kong, Peoples R China
[2] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
clustering technique; CMOS; three-dimensional integration;
D O I
10.1109/TED.2006.874157
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A three-dimensional (3-D) stacked CMOS technology is developed to closely pack devices in a number of standard cells to form local clusters. Based on the 3-D stacked CMOS technology, an analysis to extend the technology to implement standard cell-based integrated circuits is performed. It is found that the 3-D stacked CMOS technology can reduce the size of an overall IC by 50 % with significant reduction in interconnect delay. A thermal analysis is also performed. It was found that the rise in temperature in 3-D ICs could be lower than that of traditional planar ICs under the condition of same propagation delay since the required power supply voltage of 3-D ICs to achieve the same performance is lower.
引用
收藏
页码:1405 / 1410
页数:6
相关论文
共 50 条
  • [31] Reliability study of 3-D stacked structures
    Heikkilä, R
    Tanskanen, J
    Ristolainen, EO
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1449 - 1453
  • [32] The time is now for 3-D stacked die
    Nelson, Rick
    EDN, 2010, 55 (13) : 9 - 9
  • [33] A NOVEL 3-D MAGNETIC-FIELD SENSOR IN STANDARD CMOS TECHNOLOGY
    MISRA, D
    ZHANG, MM
    CHENG, ZY
    SENSORS AND ACTUATORS A-PHYSICAL, 1992, 34 (01) : 67 - 75
  • [34] A Block-Parallel ADC with Digital Noise Cancelling for 3-D Stacked CMOS Image Sensor
    Kiyoyama, K.
    Sato, Y.
    Hashimoto, H.
    Lee, K-W
    Fukushima, T.
    Tanaka, T.
    Koyanagi, M.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [35] Thermal-Constrained Task Allocation for Interconnect Energy Reduction in 3-D Homogeneous MPSoCs
    Cheng, Yuanqing
    Zhang, Lei
    Han, Yinhe
    Li, Xiaowei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (02) : 239 - 249
  • [36] AC coupled interconnect for dense 3-D ICs
    Xu, J
    Mick, S
    Wilson, J
    Luo, L
    Chandrasekar, K
    Erickson, E
    Franzon, PD
    2003 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORD, VOLS 1-5, 2004, : 125 - 129
  • [37] Technology and application of 3D interconnect
    Jones, Robert E.
    Chatterjee, Ritwik
    Pozder, Scott
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 176 - +
  • [38] System architecture implications of 3-d interconnect technologies
    Schaper, LW
    Spiesshoefer, SA
    2002 INTERNATIONAL CONFERENCE ON ADVANCED PACKAGING AND SYSTEMS, PROCEEDINGS, 2002, 4828 : 33 - 37
  • [39] AC coupled interconnect for dense 3-D ICs
    Xu, J
    Mick, S
    Wilson, J
    Luo, L
    Chandrasekar, K
    Erickson, E
    Franzon, PD
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (05) : 2156 - 2160
  • [40] Interconnect macromodeling from 3-D field computation
    Essakhi, Brahim
    Benel, Jeremie
    Duval, Fabrice
    Akoun, Gilles
    Pichon, Lionel
    Mazari, Belahcene
    IEEE TRANSACTIONS ON MAGNETICS, 2008, 44 (06) : 1454 - 1457