Local clustering 3-D stacked CMOS technology for interconnect loading reduction

被引:1
|
作者
Lin, Xinnan [1 ]
Zhang, Shengdong
Wu, Xusheng
Chan, Mansun
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Elect Engn, Kowloon, Hong Kong, Peoples R China
[2] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
clustering technique; CMOS; three-dimensional integration;
D O I
10.1109/TED.2006.874157
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A three-dimensional (3-D) stacked CMOS technology is developed to closely pack devices in a number of standard cells to form local clusters. Based on the 3-D stacked CMOS technology, an analysis to extend the technology to implement standard cell-based integrated circuits is performed. It is found that the 3-D stacked CMOS technology can reduce the size of an overall IC by 50 % with significant reduction in interconnect delay. A thermal analysis is also performed. It was found that the rise in temperature in 3-D ICs could be lower than that of traditional planar ICs under the condition of same propagation delay since the required power supply voltage of 3-D ICs to achieve the same performance is lower.
引用
收藏
页码:1405 / 1410
页数:6
相关论文
共 50 条
  • [1] Stacked 3-D Fin-CMOS technology
    Wu, XS
    Chan, PCH
    Zhang, SD
    Feng, CG
    Chan, MS
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (06) : 416 - 418
  • [2] Reduction of interconnect loading in sub-100nm technology by 3D stacked-FinCMOS
    Chan, Mansun
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 71 - 74
  • [3] The 3-D Interconnect Technology Landscape
    Beyne, Eric
    IEEE DESIGN & TEST, 2016, 33 (03) : 8 - 20
  • [4] Advanced 3-D stacked technology
    Fillion, R
    Wojnarowski, R
    Kapusta, C
    Saia, R
    Kwiatkowski, K
    Lyke, J
    PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 13 - 18
  • [5] 3D stacked packages with bumpless interconnect technology
    Lin, CWC
    Chiang, SCL
    Yang, TKA
    IEEE/CPMT/SEMI(R) 28TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2003, : 231 - 235
  • [6] 3-D Stacked Package Technology and Trends
    Carson, Flynn P.
    Kim, Young Cheol
    Yoon, In Sang
    PROCEEDINGS OF THE IEEE, 2009, 97 (01) : 31 - 42
  • [7] Opportunities in 3-D stacked CMOS transistors (invited paper)
    Radosavljevic, M.
    Huang, C-Y
    Rachmady, W.
    Seung, S. H.
    Thomas, N. K.
    Dewey, G.
    Agrawal, A.
    Owens, K.
    Kuo, C. C.
    Jezewski, C. J.
    Nahm, R.
    Briggs, N.
    Tronic, T. A.
    Michaelos, T.
    Kabir, N. A.
    Holybee, B.
    Jun, K.
    Morrow, P.
    Phan, A.
    Shivaraman, S.
    Then, H. W.
    Kapinus, V
    Harper, M. K.
    Nguyen, P. D.
    Cheong, K. L.
    Ghose, S.
    Ganguly, K.
    Bomberger, C.
    Tan, J. M.
    Qader, M. Abd El
    Oni, A. A.
    Fischer, P.
    Bristol, R.
    Metz, M.
    Clendenning, S. B.
    Turkot, B.
    Schenker, R.
    Kobrinsky, M. J.
    Kavalieros, J.
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [8] New 3-D CMOS Fabric With Stacked Horizontal Nanowires
    Macha, Naveen Kumar
    Iqbal, Md Arif
    Rahman, Mostafizur
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (09) : 1625 - 1634
  • [9] 3D stacked high density packages with bumpless interconnect technology
    Lin, CWC
    Chiang, SCL
    Yang, TKA
    2003 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORD, VOLS 1-5, 2004, : 73 - 77
  • [10] Post-Bond Interconnect Test and Diagnosis for 3-D Memory Stacked on Logic
    Taouil, Mottaqiallah
    Masadeh, Mahmoud
    Hamdioui, Said
    Marinissen, Erik Jan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (11) : 1860 - 1872