A 10-Gb/s-18.8 dBm Sensitivity 5.7 mW Fully-Integrated Optoelectronic Receiver With Avalanche Photodetector in 0.13-μm CMOS

被引:17
|
作者
Nayak, Spoorthi [1 ]
Ahmed, Abdelrahman H. [2 ]
Sharkia, Ahmad [2 ]
Raman, Ajith Sivadhasan [1 ]
Mirabbasi, Shahriar [2 ]
Shekhare, Sudip [2 ]
机构
[1] Semtech, Burlington, ON L7L 5M4, Canada
[2] Univ British Columbia, Vancouver, BC V6T 1Z4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Active balun; silicon avalanche photodetector; slope detection; transimpedance amplifiers; tuning and stabilization; voltage booster; OPTICAL RECEIVER; AMPLIFIER; PHOTODIODES; PERFORMANCE; EFFICIENT; CIRCUITS;
D O I
10.1109/TCSI.2019.2909284
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Avalanche photodetectors (APDs) improve the sensitivity of optoelectronic (O/E) receivers (RXs) due to their high multiplication gain and responsivity. When implemented monolithically with a CMOS transimpedance amplifier (TIA) on the same chip, they provide further advantages, such as low cost and reduced parasitics. However, APDs require high bias voltages, are sensitive to variations in operating conditions, and have a limited gain-bandwidth product. This paper presents an 850 nm APD implemented in a standard 0.13-mu m CMOS process with a responsivity of 3.92 A/W and a large-signal -3 dB bandwidth of 3.5 GHz. Advantages of on-chip integration with a TIA are described and a noise-canceling active balun following the single-ended TIA is presented. The O/E-RXs front-end achieves a measured sensitivity of -18.8 dBm, the best-reported among 10 Gb/s linear CMOS TIAs operating at 850 nm. The energy/bit is 0.57 pJ/b. An on-chip voltage booster is described and implemented to generate a large APD bias using nominal CMOS voltage supplies. A modified hill-climbing algorithm is also presented that can enable bias stabilization for the voltage booster and the optoelectronic front-end for a complete all-bulk-CMOS implementation.
引用
收藏
页码:3162 / 3173
页数:12
相关论文
共 27 条
  • [21] A low-power 10-Gb/s 0.13-μm CMOS transmitter for OC-192/STM-64 applications
    Shim, Jae Hoon
    Byun, Sangjin
    Lee, Jyung Chan
    Kim, Kwangjoon
    Kim, Cheon Soo
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 935 - 938
  • [22] A 1.8-V 10-Gb/s fully integrated CMOS optical receiver analog front-end
    Chen, WZ
    Cheng, YL
    Lin, DS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) : 1388 - 1396
  • [23] A 25.5mW 10Gb/s inductorless receiver with an adaptive front-end in 0.13 μm CMOS
    Monga, Sushrant
    Chatterjee, Shouri
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 431 - 436
  • [24] A 12.4-mW 4.5-Gb/s Receiver With Majority-Voting 1-Tap Speculative DFE in 0.13-μm CMOS
    Chen, Jikai
    Bashirullah, Rizwan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (12) : 867 - 871
  • [25] A 10-Gb/s Optical Receiver With Monolithically Integrated PIN Photodiode, Novel AGC, and Sensitivity of-27.1 dBm for BER 10-3
    Zhou, Wenyu
    Tarof, Larry
    Amaya, Rony E.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2025, 8 : 13 - 16
  • [26] A reconfigurable fully-integrated 0. 18-μm CMOS feed-forward equalizer IC for 10-Gb/sec backplane links
    Bien, F.
    Hur, Y.
    Maeng, M.
    Kim, H.
    Gebara, E.
    Laskar, J.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2117 - +
  • [27] 9.5 mW fully integrated K-band on-off keying receiver with-47.6 dBm sensitivity and 600 Mbit/s data rate in 90 nm CMOS
    Chiou, H-K.
    Chien, K-H.
    ELECTRONICS LETTERS, 2016, 52 (13) : 1175 - 1176