The case for lifetime reliability-aware microprocessors

被引:0
|
作者
Srinivasan, J [1 ]
Adve, SV [1 ]
Bose, P [1 ]
Rivers, JA [1 ]
机构
[1] Univ Illinois, Dept Comp Sci, Champaign, IL 60680 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Ensuring long processor lifetimes by limiting failures due to wear-out related hard errors is a critical requirement for all microprocessor manufacturers. We observe that continuous device scaling and increasing temperatures are making lifetime reliability targets even harder to meet. However current methodologies for qualifying lifetime reliability are overly conservative since they assume worst-case operating conditions. This paper makes the case that the continued use of such methodologies will significantly and unnecessarily constrain performance. Instead, lifetime reliability awareness at the microarchitectural design stage can mitigate this problem, by designing processors that dynamically adapt in response to the observed usage to meet a reliability target. We make two specific contributions. First, we describe an architecture-level model and its implementation, called RAMP that can dynamically track lifetime reliability, responding to changes in application behavior RAMP is based on state-of-the-art device models for different wearout mechanisms. Second, we propose dynamic reliability management (DRM) - a technique where the processor can respond to changing application behavior to maintain its lifetime reliability target. In contrast to current worst-case behavior based reliability qualification methodologies, DRM allows processors to be qualified for reliability at lower (but more likely) operating points than the worst case. Using RAMP, we show that this can save cost and/or improve performance, that dynamic voltage scaling is an effective response technique for DRM, and that dynamic thermal management neither subsumes nor is subsumed by DRM.
引用
收藏
页码:276 / 287
页数:12
相关论文
共 50 条
  • [31] Reliability-Aware Distributed Computing Scheduling Policy
    Abawajy, Jemal
    Hassan, Mohammad Mehedi
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2015, 2015, 9532 : 627 - 632
  • [32] Increasing the Accuracy of Reliability-aware Resynthesis with Standard Cell Reliability Characterization
    Stempkovskiy, Alexander
    Telpukhov, Dmitry
    Solovyev, Roman A.
    Nadolenko, Vladislav
    PROCEEDINGS OF THE 2021 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (ELCONRUS), 2021, : 2035 - 2039
  • [33] Reliability-aware microarchitecture - Guest Editor's introduction
    Adve, SV
    Sanda, P
    IEEE MICRO, 2005, 25 (06) : 8 - 9
  • [34] Reliability-aware Co-synthesis for Embedded Systems
    Y. Xie
    L. Li
    M. Kandemir
    N. Vijaykrishnan
    M. J. Irwin
    The Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 2007, 49 : 87 - 99
  • [35] Reliability-Aware Routing of AVB Streams in TSN Networks
    Atallah, Ayman A.
    Hamad, Ghaith Bany
    Mohamed, Otmane Ait
    RECENT TRENDS AND FUTURE TECHNOLOGY IN APPLIED INTELLIGENCE, IEA/AIE 2018, 2018, 10868 : 697 - 708
  • [36] Reliability-aware co-synthesis for embedded systems
    Xie, Y.
    Li, L.
    Kandemir, M.
    Vijaykrishnan, N.
    Irwin, M. J.
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2007, 49 (01): : 87 - 99
  • [37] Reliability-aware co-synthesis for embedded systems
    Xie, Y
    Li, L
    Kandemir, M
    Vijaykrishnan, N
    Irwin, MJ
    15TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2004, : 41 - 50
  • [38] Reliability-Aware Task Replication for Mobile Edge Computing
    Yang, Lipei
    Zhou, Ao
    Ma, Xiao
    Zhang, Yiran
    Wang, Shangguang
    IEEE INTERNET OF THINGS JOURNAL, 2024, 11 (14): : 24846 - 24857
  • [39] Reliability-aware Operation Chaining in High Level Synthesis
    Chen, Liang
    Ebrahimi, Mojtaba
    Tahoori, Mehdi B.
    2015 20TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2015,
  • [40] Reliability-aware link management strategy for network on chip
    Jiao, Jia-Jia
    Fu, Yu-Zhuo
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2013, 47 (01): : 39 - 43