VLD Design for AVS Video Decoder

被引:1
|
作者
Liu Wei [1 ]
Chen Yong-en [1 ]
机构
[1] Tongji Univ, Commun Software & ASIC Design Ctr, Shanghai 200092, Peoples R China
关键词
variable length code decoder; AVS; software; hardware; c-program model;
D O I
10.1109/WKDD.2009.128
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, architecture with combination of software and hardware for AVS Variable Length Code decoding is designed. Logical and feasible division between software and hardware for the system is presented. Under control of embedded CPU, the design can decode Fixed Length Code, unsigned or signed k-th Exp-Golomb Code and context-based adaptive2D-VLC (CA-2D-VLC) Code. Furthermore, decoding flow of software is given in detail, which can output parsing results and command information in required format. A single module named "VLD" is designed in hardware to meet the requirement of being frequent transferred in CA-2D-VLC decoding. Finally, parsing results of the whole syntax elements from AVS bitstream are output on this platform correctly, which has been proved to support real-time decoding for AVS HDTV video. Though designed for AVS video standard originally, it can be adapted to other coding standards easily.
引用
收藏
页码:648 / 651
页数:4
相关论文
共 50 条
  • [42] High throughput bandwidth optimized VLSI design for motion compensation in AVS HDTV decoder
    Luo, Kai
    Li, Dong-xiao
    Zhang, Ming
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE A, 2008, 9 (06): : 822 - 832
  • [43] A novel hardware/software partitioning for SIMD-based real-time AVS video decoder
    Chen, Liwei
    Cong, Ming
    Huang, Jing
    Li, Ling
    Liu, Hongwei
    Qian, Cheng
    MULTIMEDIA TOOLS AND APPLICATIONS, 2014, 71 (03) : 1651 - 1671
  • [44] A novel hardware/software partitioning for SIMD-based real-time AVS video decoder
    Liwei Chen
    Ming Cong
    Jing Huang
    Ling Li
    Hongwei Liu
    Cheng Qian
    Multimedia Tools and Applications, 2014, 71 : 1651 - 1671
  • [45] High throughput bandwidth optimized VLSI design for motion compensation in AVS HDTV decoder
    Kai Luo
    Dong-xiao Li
    Ming Zhang
    Journal of Zhejiang University-SCIENCE A, 2008, 9 : 822 - 832
  • [46] Implementation and Performance Comparison of the Motion Compensation Kernel of the AVS Video Decoder on FPGA, GPU and Multicore Processors
    Owaida, M.
    Bellas, N.
    Antonopoulos, C. D.
    Daloukas, K.
    Antoniadis, Ch
    Krommydas, K.
    Tsoumblekas, G.
    2011 IEEE 19TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2011, : 255 - 255
  • [47] Research on window switching technology in AVS decoder
    Zhang, Cong
    Hu, Ruimin
    Yuan, Chunming
    DCABES 2007 Proceedings, Vols I and II, 2007, : 1052 - 1054
  • [48] A single-chip HDTV video decoder design
    Sita, R
    Brosz, E
    Meyer, R
    Phillips, L
    Ryan, RT
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (03) : 519 - 526
  • [49] Design and implementation of system control for the HDTV video decoder
    Liu, Jian
    Li, Hua
    Wang, Chengning
    Yu, Sile
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2002, 24 (04):
  • [50] A Real-Time Ultra-High Definition Video Decoder of AVS3 on Heterogeneous Systems
    Han, Xu
    Pan, Xiaofei
    Wang, Shiqi
    Wang, Shanshe
    Gao, Wen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2022, 32 (08) : 5595 - 5607