Hierarchical test generation for combinational circuits with real defects coverage

被引:7
|
作者
Cibáková, T
Fischerová, M
Gramatová, E
Kuzmicz, W
Pleskauz, WA
Raik, J
Ubar, R
机构
[1] Inst Informat SAS, Bratislava 84237, Slovakia
[2] Inst Electr Mat Technol, PL-02668 Warsaw, Poland
[3] Warsaw Univ Technol, PL-00662 Warsaw, Poland
[4] Tallinn Univ Technol, EE-12618 Tallinn, Estonia
关键词
D O I
10.1016/S0026-2714(02)00080-X
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the automatic test pattern generation (ATPG) technique at the higher level using a functional fault model and defect-fault relationship in the form of a defect coverage table at the lower level. The paper contributes to test pattern generation (TPG) techniques taking into account physical defect localisation. A new parameter-probabilistic effectiveness of input patterns-has been used in the TPG technique with the goal of increasing real defect coverage. This parameter is based on probabilities of physical defects in digital cells which may occur in real integrated circuits. This improvement has been implemented into the existing DefGen ATPG system for combinational circuits. (C) 2002 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:1141 / 1149
页数:9
相关论文
共 50 条
  • [1] Test pattern generation for combinational circuits
    Jisuanji Xuebao, 10 (788-793):
  • [2] FAULT COVERAGE IMPROVEMENT AND TEST VECTOR GENERATION FOR COMBINATIONAL CIRCUITS USING SPECTRAL ANALYSIS
    Ahmady, Mehrnaz
    Sayedi, Sayed Masood
    2012 25TH IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2012,
  • [3] A fuzzy test generation algorithm for combinational circuits
    Liu, XD
    Zhang, YG
    Sun, SH
    ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 1129 - 1130
  • [4] New approach to test generation for combinational circuits
    Zhao, Chun-Hui
    Hou, Yan-Li
    Hu, Jia-Wei
    Lan, Hai-Yan
    Journal of Harbin Institute of Technology (New Series), 2009, 16 (01) : 61 - 65
  • [5] An Effective Test Generation Algorithm for Combinational Circuits
    王建潮
    魏道政
    Journal of Computer Science and Technology, 1986, (04) : 1 - 16
  • [6] A new approach to test generation for combinational circuits
    赵春晖
    侯艳丽
    胡佳伟
    兰海燕
    Journal of Harbin Institute of Technology(New series), 2009, (01) : 61 - 65
  • [8] Forecasting the efficiency of test generation algorithms for combinational circuits
    Xu, SY
    Frank, TJ
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2000, 15 (04) : 326 - 337
  • [9] Performance analysis of parallel test generation for combinational circuits
    Inoue, T
    Fujii, T
    Fujiwara, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1996, E79D (09): : 1257 - 1265
  • [10] Test Pattern Generation for the Combinational Representation of Asynchronous Circuits
    Dobai, Roland
    Gramatova, Elena
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 323 - 328