Replacement Metal Gate/High-k Last Technology for Aggressively Scaled Planar and FinFET-based Devices

被引:10
|
作者
Veloso, A. [1 ]
Lee, J. W. [1 ]
Simoen, E. [1 ]
Ragnarsson, L. -A. [1 ]
Arimura, H. [1 ]
Cho, M. J. [1 ]
Boccardi, G. [1 ]
Thean, A. [1 ]
Horiguchi, N. [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
来源
DIELECTRICS FOR NANOSYSTEMS 6: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING | 2014年 / 61卷 / 02期
关键词
LOW-FREQUENCY NOISE; CHARACTERISTIC VARIABILITY; GATE; CMOS; BEHAVIOR; SILICON;
D O I
10.1149/06102.0225ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
This work reports on aggressively scaled replacement metal gate, high-k last (RMG-HKL) planar and FinFET-based devices using a novel effective work function (EWF) engineering approach which relies on controlled diffusion mechanisms in the gate stack and enables wide V-T modulation [>500 mV Delta V-T in narrow-fin (W-Fin >= 5 nm), triple-gate FinFETs], with no EOT nor J(G) penalty, improved mobility and reliability, excellent mismatch performance, up to similar to 6.3x reduced noise, and minimized parasitic gate resistance. Additionally, we present a thorough evaluation of the impact of post high-k deposition thermal (PDA) and plasma (SF6) treatments for planar vs. FinFET devices with different Si crystal orientations, providing a deeper insight into underlying degradation mechanisms. SF6 enables improved mobility and reduced interface trapped charge density (N-it), helping to mitigate the impact of fin patterning and fin sidewall crystal orientations, while allowing a simplified dual-EWF metal CMOS scheme suitable for both device architectures. PDA results in substantially improved reliability behavior due to bulk defects reduction.
引用
收藏
页码:225 / 235
页数:11
相关论文
共 50 条
  • [31] Effective work-function control technique applicable to p-type FinFET high-k/metal gate devices
    Yamaguchi, Shimpei
    Bayindir, Zeynel
    He, Xiaoli
    Uppal, Suresh
    Yong, Chloe
    Choi, Dongil
    Joshi, Manoj
    Yang, Hyuck Soo
    Hu, Owen
    Samavedam, Srikanth
    Sohn, D. K.
    MICROELECTRONICS RELIABILITY, 2017, 72 : 80 - 84
  • [32] Prioritization of Key In-Line Process Parameters for Electrical Characteristic Optimization of High-k Metal Gate Bulk FinFET Devices
    Su, Ping-Husn
    Li, Yiming
    2016 E-MANUFACTURING AND DESIGN COLLABORATION SYMPOSIUM (EMDC), 2016,
  • [33] Investigation of Single Event Transient Induced by Process Variability in 14 nm High-k/Metal Gate SOI FinFET Devices
    Baojun Liu
    Chuang Li
    Minghua Chen
    Silicon, 2023, 15 : 1317 - 1324
  • [34] Ultra thin hybrid floating gate and high-k dielectric as IGD enabler of highly scaled planar NAND flash technology
    Kar, G. S.
    Breuil, L.
    Blomme, P.
    Hody, H.
    Locorotondo, S.
    Jossart, N.
    Richard, O.
    Bender, H.
    Van den Bosch, G.
    Debusschere, I.
    Van Houdt, J.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [35] Investigation of Single Event Transient Induced by Process Variability in 14 nm High-k/Metal Gate SOI FinFET Devices
    Liu, Baojun
    Li, Chuang
    Chen, Minghua
    SILICON, 2023, 15 (03) : 1317 - 1324
  • [36] Effects of High-k Dielectrics with Metal Gate for Electrical Characteristics of SOI TRI-GATE FinFET Transistor
    Rahou, Fatima Zohra
    Bouazza, A. Guen
    Bouazza, B.
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2016, 8 (04)
  • [37] Gate-last MISFET structures and process for characterization of high-k and metal gate MISFETs
    Matsuki, T
    Torii, K
    Maeda, T
    Akasaka, Y
    Hayashi, K
    Kasai, N
    Arikado, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (05): : 804 - 810
  • [38] A New Method for Enhancing High-k/Metal-Gate Stack Performance and Reliability for High-k Last Integration
    Yew, K. S.
    Ang, D. S.
    Tang, L. J.
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 295 - 297
  • [39] Gate-last MISFET structures and process for high-k and metal gate MISFETs characterization
    Matsuki, T
    Torii, K
    Maeda, T
    Syoji, H
    Kiyono, K
    Akasaka, Y
    Hayashi, K
    Kasai, N
    Arikado, T
    ICMTS 2004: PROCEEDINGS OF THE 2004 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2004, : 105 - 110
  • [40] High-K Metal-Gate PMOS FinFET Threshold Voltage Tuning with Aluminum Implantation
    Rao, K. V.
    Ngai, T.
    Hobbs, C.
    Rodgers, M.
    Vivekanand, S.
    Chavva, V.
    Khaja, F.
    Henry, T.
    Shim, K. H.
    Kirsch, P.
    Jammy, R.
    ION IMPLANTATION TECHNOLOGY 2012, 2012, 1496 : 38 - 41