Design and FPGA-based Implementation of a High Performance 32-bit DSP Processor

被引:0
|
作者
Ferdous, Tasnim [1 ]
机构
[1] Amer Int Univ Bangladesh, Dept Elect & Elect Engn, Dhaka, Bangladesh
关键词
DSP processor; FPGA; Pipelined; Single cycle MAC; Hazard Handling;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
To meet the faster processing demand in consumer electronics, performance efficient DSP processor design is important. This paper presents a novel design and FPGA-based implementation of a 32 bit DSP processor to achieve high performance gain for reduced instruction set DSP processors. The proposed design includes a hazard-optimized pipelined architecture and a dedicated single cycle integer MAC to enhance the processing speed. Performance of the designed processor is evaluated against existing similar reduced instruction set DSP processor (MUN DSP-2000). Synthesis results and performance analysis of each system building component confirmed a significant performance improvement in the proposed DSP processor over the compared one.
引用
收藏
页码:484 / 489
页数:6
相关论文
共 50 条
  • [21] Design and FPGA Implementation of Optimized 32-Bit Vedic Multiplier and Square Architectures
    Sharma, Richa
    Kaur, Manjit
    Singh, Gurmohan
    2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 960 - 964
  • [22] Designing of FPGA Based High Performance 32 Bit FFT Processor With BIST
    Tathode, Abhijit P.
    Jassutkar, Ratnaprabha W.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [23] POWER OPTIMIZATION FOR THE DATAPATH OF A 32-BIT RECONFIGURABLE PIPELINED DSP PROCESSOR
    Han Liang Chen Jie Chen Xiaodong (Institute of Microelectronics
    Journal of Electronics(China), 2005, (06) : 84 - 91
  • [24] Design and Implementation of 32-Bit High Valency Jackson Adders
    Poornima, N.
    Bhaaskaran, V. S. Kanchana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (07)
  • [25] 32-bit RISC Processor with Floating Point Unit for DSP Applications
    Palekar, Sangeeta
    Narkhede, Nitin
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 2062 - 2066
  • [26] POWER OPTIMIZATION FOR THE DATAPATH OF A 32-BIT RECONFIGURABLE PIPELINED DSP PROCESSOR
    Han Liang Chen Jie Chen Xiaodong Institute of Microelectronics Chinese Academy of Sciences Beijing China
    JournalofElectronics, 2005, (06)
  • [27] Design of 32-bit RISC processor and efficient verification
    Jeong, GY
    Park, JS
    KORUS 2003: 7TH KOREA-RUSSIA INTERNATIONAL SYMPOSIUM ON SCIENCE AND TECHNOLOGY, VOL 2, PROCEEDINGS: ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY, 2003, : 222 - 227
  • [28] High-speed FPGA-based Design and Implementation of Text Search Processor
    Binh Kieu-Do-Nguyen
    Dang Tuan Kiet
    Trong-Thuc Hoang
    Inoue, Katsumi
    Usugi, Toshinori
    Odaka, Masanori
    Kameyama, Shuichi
    Cong-Kha Pham
    2022 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2022, : 109 - 112
  • [29] HDL Implementation of High Performance 16 Bit Processor on FPGA
    Gupta, Ashutosh
    Kumar, Pradeep
    Saxena, Nikita
    2017 RECENT DEVELOPMENTS IN CONTROL, AUTOMATION AND POWER ENGINEERING (RDCAPE), 2017, : 111 - 113
  • [30] Design and Implementation of a Seeker Signal Processor based on FPGA and DSP
    Xie, Min
    Jiang, Yuansong
    Huang, Jiazhi
    Wang, Chao
    2015 8th International Congress on Image and Signal Processing (CISP), 2015, : 1411 - 1416