Charge Trapping Analysis of Metal/Al2O3/SiO2/Si, Gate Stack for Emerging Embedded Memories

被引:37
|
作者
Khosla, Robin [1 ]
Rolseth, Erlend Granbo [2 ]
Kumar, Pawan [1 ]
Vadakupudhupalayam, Senthil Srinivasan [2 ]
Sharma, Satinder K. [1 ]
Schulze, Joerg [2 ]
机构
[1] Indian Inst Technol Mandi, Sch Comp & Elect Engn, Mandi 175001, India
[2] Univ Stuttgart, Inst Semicond Elect, D-70569 Stuttgart, Germany
关键词
Charge trapping; high-kappa; aluminium oxides (Al2O3); atomic layer deposition (ALD); Kelvin probe force microscopy (KPFM); memory; FILMS; DEPOSITION; DEVICE; IMPACT; LAYER; CELL;
D O I
10.1109/TDMR.2017.2659760
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For Al2O3 charge trapping analysis, Metal/Al2O3/SiO2/Si (MAOS) structures are fabricated from atomic layer deposition and plasma enhanced chemical vapor deposition-based Al2O3 and SiO2 thin films, respectively. The fabricated MAOS devices showed high memory window of similar to 7.81V@16V sweep voltage and leakage current density of similar to 3.88 x 10(-6) A/cm(2)@-1V. The charge trapping and decay mechanism are investigated with the variation of alumina thickness by Kelvin probe force microscopy (KPFM). It reveals that vertical charge decay is a dominant phenomenon of charge loss for Al2O3 in contrast to lateral charge spreading. Constant current stress (CCS) measurements mark the location of charge trap centroid at similar to 10.30 nm from metal/Al2O3 interface attributes that bulk traps present close to the Al2O3/SiO2 interface are dominant charge trap centres. In addition, a simple method is proposed to estimate the trap density using KPFM and CCS method at room temperature. Furthermore, there is similar to 28% exponential decay in high state capacitance observed after 10(4) s in capacitance-time analysis at room temperature. This material engineering of charge traps will improve the performance and functionality of bilayer Al2O3/SiO2 structure for embedded memory applications.
引用
收藏
页码:80 / 89
页数:10
相关论文
共 50 条
  • [11] Analysis of fluorine effects on charge-trap flash memory of W/TiN/Al2O3/Si3N4/SiO2/poly-Si gate stack
    Lee, Tae Yoon
    Lee, Seung Hwan
    Son, Jun Woo
    Lee, Sang Jae
    Bong, Jae Hoon
    Shin, Eui Joong
    Kim, Sung Ho
    Hwang, Wan Sik
    Moon, Jung Min
    Choi, Yang Kyu
    Cho, Byung Jin
    SOLID-STATE ELECTRONICS, 2020, 164
  • [12] Improvement of charge trapping characteristics of Al2O3/Al-rich Al2O3/SiO2 stacked films by thermal annealing
    Nakata, Shunji
    Kato, Takashi
    Ozaki, Shinya
    Kawae, Takeshi
    Morimoto, Akiharu
    THIN SOLID FILMS, 2013, 542 : 242 - 245
  • [13] Peculiarities of hole trapping in Al2O3-SiO2 gate dielectric stack
    Lisiansky, M.
    Raskin, Y.
    Roizin, Y.
    Meyler, B.
    Yofis, S.
    Shneider, Y.
    MICROELECTRONICS RELIABILITY, 2017, 79 : 265 - 269
  • [14] Comparison between N2 and O2 anneals on the integrity of an Al2O3/Si3N4/SiO2/Si memory gate stack
    褚玉琼
    张满红
    霍宗亮
    刘明
    Chinese Physics B, 2014, (08) : 176 - 180
  • [15] Comparison between N2 and O2 anneals on the integrity of an Al2O3/Si3N4/SiO2/Si memory gate stack
    Chu Yu-Qiong
    Zhang Man-Hong
    Huo Zong-Liang
    Liu Ming
    CHINESE PHYSICS B, 2014, 23 (08)
  • [16] Analysis of trap distribution and NBTI degradation in Al2O3/SiO2 dielectric stack
    Yan Y.
    Kilchytska V.
    Flandre D.
    Raskin J.-P.
    Solid-State Electronics, 2023, 207
  • [17] Fabrication of the Si/Al2O3/SiO2/Si structure using O2 annealed Al2O3/Si structure
    Ishida, M
    Hori, H
    Kondo, F
    Akai, D
    Sawada, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (4B): : 2078 - 2082
  • [18] Enhanced coupling current in center MIS tunnel diode by effective control of the edge trapping in ring with Al2O3/SiO2 gate stack
    Kao, Chi-Yi
    Lin, Jin-Cheng
    Hwu, Jenn-Gwo
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2024, 130 (01):
  • [19] Enhanced coupling current in center MIS tunnel diode by effective control of the edge trapping in ring with Al2O3/SiO2 gate stack
    Chi-Yi Kao
    Jin-Cheng Lin
    Jenn-Gwo Hwu
    Applied Physics A, 2024, 130
  • [20] Distribution and generation of traps in SiO2/Al2O3 gate stacks
    Crupi, Isodiana
    Degraeve, Robin
    Govoreanu, Bogdan
    Brunco, David P.
    Roussel, Philippe
    Van Houdt, Jan
    MICROELECTRONICS RELIABILITY, 2007, 47 (4-5) : 525 - 527