New method for high performance multiply-accumulator design

被引:10
|
作者
Xia, Bing-jie [1 ]
Liu, Peng [1 ]
Yao, Qing-dong [1 ]
机构
[1] Zhejiang Univ, Dept Informat Sci & Elect Engn, Hangzhou 310027, Zhejiang, Peoples R China
来源
基金
中国国家自然科学基金;
关键词
Multiply-accumulator (MAC); Pipeline; Compressor; Partial product reduction tree (PPRT); Split structure; LOW-POWER; ADDER; ARCHITECTURE; TREE;
D O I
10.1631/jzus.A0820566
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This study presents a new method of 4-pipelined high-performance split multiply-accumulator (MAC) architecture, which is capable of supporting multiple precisions developed for media processors. To speed up the design further, a novel partial product compression circuit based on interleaved adders and a modified hybrid partial product reduction tree (PPRT) scheme are proposed. The MAC can perform 1-way 32-bit, 4-way 16-bit signed/unsigned multiply or multiply-accumulate operations and 2-way parallel multiply add (PMADD) operations at a high frequency of 1.25 GHz under worst-case conditions and 1.67 GHz under typical-case conditions, respectively. Compared with the MAC in 32-bit microprocessor without interlocked piped stages (MIPS), the proposed design shows a great advantage in speed. Moreover, an improvement of up to 32% in throughput is achieved. The MAC design has been fabricated with Taiwan Semiconductor Manufacturing Company (TSMC) 90-nm CMOS standard cell technology and has passed a functional test.
引用
收藏
页码:1067 / 1074
页数:8
相关论文
共 50 条
  • [1] New method for high performance multiply-accumulator design
    Bing-jie Xia
    Peng Liu
    Qing-dong Yao
    Journal of Zhejiang University-SCIENCE A, 2009, 10 : 1067 - 1074
  • [2] A new approach for high performance multiply-accumulator design
    Lan, JH
    Li, LJ
    Jiang, AP
    Jia, S
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1293 - 1295
  • [3] New method for high performance multiply-accumulator design附视频
    Bingjie XIA Peng LIU Qingdong YAO Department of Information Science and Electronic Engineering Zhejiang University Hangzhou China
    Journal of Zhejiang University(Science A:An International Applied Physics & Engineering Journal), 2009, (07) : 1067 - 1074
  • [4] A quantum multiply-accumulator
    Maynard, Christopher M.
    Pius, Einar
    QUANTUM INFORMATION PROCESSING, 2014, 13 (05) : 1127 - 1138
  • [5] High performance multiply-accumulator for the convolutional neural networks accelerator
    Kong X.
    Chen G.
    Gong G.
    Lu H.
    Mao W.
    1600, Science Press (47): : 55 - 63and93
  • [6] A quantum multiply-accumulator
    Christopher M. Maynard
    Einar Pius
    Quantum Information Processing, 2014, 13 : 1127 - 1138
  • [7] Design and Performance Analysis of a [8/8/8] Charge Domain Mixed-Signal Multiply-Accumulator
    Matsuzawa, Akira
    Alonso, Abdel Martinez
    Miyahara, Masaya
    ELECTRONICS, 2024, 13 (01)
  • [8] A novel asynchronous multiple function multiply-accumulator
    Gao, J
    Chen, J
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 74 - 77
  • [9] High Speed Multiply-Accumulator Coprocessor Realized for Digital Filters.
    RahulNarasimhan, A.
    Subramanian, R. Siva
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [10] Two-Dimensional Multiply-Accumulator for Classification of NeuralSignals
    Chen, Yu-Chieh
    Chang, Hsin-Chi
    Chen, Hsin
    IEEE ACCESS, 2018, 6 : 19714 - 19725