Measurement and Analysis of Variability in 45 nm Strained-Si CMOS Technology

被引:46
|
作者
Pang, Liang-Teck [1 ]
Qian, Kun [1 ]
Spanos, Costas J. [1 ]
Nikolic, Borivoje [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
基金
美国国家科学基金会;
关键词
45; nm; CMOS; layout; leakage; ring oscillators; strain; variability; DIE-TO-DIE; FLUCTUATIONS; UNIFORMITY; FREQUENCY; IMPACT;
D O I
10.1109/JSSC.2009.2022217
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A test-chip in a low-power 45 nm technology, featuring uniaxial strained-Si, has been built to study variability in CMOS circuits. Systematic layout-induced variation, die-to-die (D2D), wafer-to-wafer (W2W) and within-die (WID) variability has been measured over multiple wafers, analyzed and attributed to likely causes in the manufacturing process. Delay is characterized using an array of ring oscillators and transistor leakage current is measured with an on-chip ADC. The key results link systematic layout-dependent and die-to-die variability as being caused by gate patterning and material strain. In comparison to a previous 90 nm experiment, gate proximity now contributes less to frequency variability, causing a 2% change in overall performance, while strain has increased its contribution to about 5% of the overall performance.
引用
收藏
页码:2233 / 2243
页数:11
相关论文
共 50 条
  • [31] Study of Substrate Induced Strained-Si/SiGe Channel for Optimizing CMOS Digital Circuit Characteristics
    Sen, Susanta
    Chattopadhyay, Sanatan
    Mukhopadhyay, Bratati
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [32] Growth of strained-Si material using low-temperature Si combined with ion implantation technology
    杨洪东
    于奇
    王向展
    李竞春
    宁宁
    杨谟华
    半导体学报, 2010, (06) : 12 - 15
  • [33] Growth of strained-Si material using low-temperature Si combined with ion implantation technology
    Yang Hongdong
    Yu Qi
    Wang Xiangzhan
    Li Jingchun
    Ning Ning
    Yang Mohua
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (06)
  • [34] Device Oriented Statistical Modeling Method for Process Variability in 45nm Analog CMOS Technology
    Ajayan, K. R.
    Bhat, Navakanta
    16TH INTERNATIONAL WORKSHOP ON PHYSICS OF SEMICONDUCTOR DEVICES, 2012, 8549
  • [35] Fabrication and operation of sub-50nm strained-Si on Si1-xGex on insulator (SGOI) CMOSFETs
    Sadaka, M
    Thean, AVY
    Barr, A
    Tekleab, D
    Kalpat, S
    White, T
    Nguyen, T
    Mora, R
    Beckage, P
    Jawarani, D
    Zollner, S
    Kottke, M
    Liu, R
    Canonico, M
    Xie, QH
    Wang, XD
    Parsons, S
    Eades, D
    Zavala, M
    Nguyen, BY
    Mazure, C
    Mogab, J
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 209 - 211
  • [36] Doubling speed using strained Si/SiGe CMOS technology
    Olsen, SH
    Temple, M
    O'Neill, AG
    Paul, DJ
    Chattopadhyay, S
    Kwa, KSK
    Driscoll, LS
    THIN SOLID FILMS, 2006, 508 (1-2) : 338 - 341
  • [37] A novel current reference in 45nm cmos technology
    Nagulapalli, R.
    Hayatleh, K.
    Barker, S.
    Zourob, S.
    Venkatareddy, A.
    PROCEEDINGS OF THE 2017 IEEE SECOND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES (ICECCT), 2017,
  • [38] FOREMOST project will integrate 45nm CMOS technology
    不详
    ELECTRONICS WORLD, 2007, 113 (1852): : 6 - 6
  • [39] Advanced CMOS technology beyond 45nm node
    Kawanaka, Shigeru
    Hokazono, Akira
    Yasutake, Nobuaki
    Tatsumura, Kosuke
    Koyama, Masato
    Toyoshima, Yoshiaki
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 164 - +
  • [40] Fabrication and analysis of deep submicron strained-Si N-MOSFET's
    Rim, KK
    Hoyt, JL
    Gibbons, JF
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (07) : 1406 - 1415