A new cascadable CMOS voltage squarer circuit and its application: Four-quadrant analog multiplier

被引:0
|
作者
Yuce, Erkan [1 ]
Yucel, Firat [2 ]
机构
[1] Pamukkale Univ, Fac Engn, Dept Elect & Elect Engn, Denizli, Turkey
[2] Akdeniz Univ, Dept Informat, TR-07059 Antalya, Turkey
关键词
CMOS; Voltage squarer circuit; Four-quadrant analog multiplier;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A new cascadable CMOS based voltage squarer circuit having voltage input/current output and its analog four-quadrant multiplier application are presented. The proposed structure has high input impedance and high output impedance; thus, it can be easily connected to other circuits without requiring any extra buffers. Moreover, its two symmetrical bias voltages have high input impedances; accordingly, bias voltages can be easily connected without requiring additional circuits. Another advantage of the proposed circuit is its low power consumption. It consists of only six MOS transistors. However, it needs several active component matching constraints. Some SPICE simulation and experimental test results are included to confirm the proposed theory.
引用
收藏
页码:351 / 357
页数:7
相关论文
共 50 条
  • [31] A 1.2-V CMOS four-quadrant analog multiplier
    Blalock, BJ
    Jackson, SA
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 1 - 4
  • [32] FGMOS Four-Quadrant Analog Multiplier
    de la Cruz-Alejo, Jesus
    Santiago Medina-Vazquez, A.
    Noe Oliva-Moreno, L.
    2012 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2012,
  • [33] A new wideband BiCMOS four-quadrant analog multiplier
    Hamed, HF
    Farg, FA
    El-Hakeem, MSA
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 729 - 732
  • [34] A design of four-quadrant analog multiplier
    Dejhan, K
    Prommee, P
    Tiamvorratat, W
    Mitatha, S
    Chaisayun, I
    IEEE INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2004 (ISCIT 2004), PROCEEDINGS, VOLS 1 AND 2: SMART INFO-MEDIA SYSTEMS, 2004, : 29 - 32
  • [35] NEW FOUR-QUADRANT CMOS ANALOGUE MULTIPLIER.
    Kim, C.W.
    Park, S.B.
    Electronics Letters, 1987, 23 (24) : 1268 - 1270
  • [36] Low voltage low power CMOS four-quadrant analog multiplier for neural network applications
    Colli, G
    Montecchi, F
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 496 - 499
  • [37] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Liu, Weihsing
    Liu, Shen-Iuan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (02) : 307 - 312
  • [38] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Weihsing Liu
    Shen-Iuan Liu
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 307 - 312
  • [39] A 1.8V CMOS Chopper Four-Quadrant Analog Multiplier
    Baxevanakis, Dimitrios
    Sotiriadis, Paul P.
    2017 6TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2017,
  • [40] A Four-Quadrant Analog Multiplier Based on CMOS Source Coupled Pair
    Chen, Weiping
    Wang, Tianyang
    Xu, Honglei
    Liu, Xiaowei
    MEMS/NEMS NANO TECHNOLOGY, 2011, 483 : 487 - 491