An Efficient Constant Multiplier Architecture with Error Correction Codes

被引:0
|
作者
Mahalakshmi, N. [1 ]
Banupriya, P. [1 ]
机构
[1] Syed Ammal Engn Coll, Dept ECE, Ramanathapuram, India
关键词
Multiple Constant Multiplication (MCM); Binary Common Sub-expression Elimination (BCSE); Error Correction Codes; FIR FILTERS; REALIZATION; POWER; FPGA;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Filters are extensively used in signal processing and communication systems in uses like channel equalization, noise reduction, radar, audio processing, video processing, biomedical signal processing, and study of commercial and business data. SDR needs reconfigurable FIR filter with animatedly programmable filter coefficient. In FIR filter, the multiplication is done between one specific variable (the input) and several constants (the coefficients) and identified as multiple constant multiplications (MCM). An effectual VHBCSE algorithm for FIR filter is employed for 4 bit in addition to 8 bit common sub-expression elimination. 4 bit BCSE is applied perpendicularly across neighboring coefficients of the coefficient matrix in the starting and variable-bit BCSE algorithm horizontally within each coefficient. Key goal of this algorithm are, to decrease the normal switching activity of the multiplier and adder blocks. The next goal is to minimize the power consumption with development in the area power product(APP). In some cases, the reliability of filters is critical, and fault tolerant filter implementations are required. Various techniques to achieve fault tolerance were proposed. In complex systems, it is common that some of the filters function in parallel. The parallel filters can be secured using error correction codes (ECCs). In this technique each filter output remains the same of a bit in a traditional ECC. This novel scheme allows additional efficient security when the amount of parallel filters remains enormous.
引用
收藏
页码:97 / 100
页数:4
相关论文
共 50 条
  • [21] POOR ERROR CORRECTION CODES ARE POOR ERROR-DETECTION CODES
    PADOVANI, R
    WOLF, JK
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1984, 30 (01) : 110 - 111
  • [22] An Efficient Modified Booth Multiplier Architecture
    Hussin, Razaidi
    Shakaff, Ali Yeon Md.
    Idris, Norina
    Sauli, Zaliman
    Ismail, Rizalafande Che
    Kamarudin, Afzan
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 713 - +
  • [23] High Accuracy Approximate Multiplier With Error Correction
    Lin, Chia-Hao
    Lin, Ing-Chao
    2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2013, : 33 - 38
  • [24] A High Accuracy Approximate Multiplier with Error Correction
    Yang, Zhixi
    Yang, Jun
    Li, Xianbin
    Wang, Jian
    Zhang, Zhou
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [25] On the Use of Euclidean Geometry Codes for Efficient Multibit Error Correction on Memory Systems
    Reviriego, Pedro
    Flanagan, Mark F.
    Liu, Shih-Fu
    Maestro, Juan A.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (04) : 824 - 828
  • [26] Efficient Quotient Codes Decodable in Polynomial Time for Quantum Error Correction and Cryptography
    Hamada, Mitsuru
    2008 INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY AND ITS APPLICATIONS, VOLS 1-3, 2008, : 292 - 297
  • [27] Concatenated Quantum Codes Constructible in Polynomial Time: Efficient Decoding and Error Correction
    Hamada, Mitsuru
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2008, 54 (12) : 5689 - 5704
  • [28] Quantum convolutional error correction codes
    Chau, HF
    QUANTUM COMPUTING AND QUANTUM COMMUNICATIONS, 1999, 1509 : 314 - 324
  • [29] COMBINED ERROR CORRECTION MODULATION CODES
    LEE, P
    WOLF, JK
    IEEE TRANSACTIONS ON MAGNETICS, 1987, 23 (05) : 3681 - 3683
  • [30] THE REDUNDANCY OF MULTIDIGIT ERROR CORRECTION CODES
    BORODIN, GA
    STOLYAROV, AK
    IVANOV, VA
    TELECOMMUNICATIONS AND RADIO ENGINEERING, 1986, 40-1 (04) : 117 - 120