Test-TSV Estimation During 3D-IC Partitioning

被引:0
|
作者
Panth, Shreepad [1 ]
Samadi, Kambiz [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Qualcomm Res, San Diego, CA 92121 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three dimensional integrated circuits (3D-ICs) are emerging as a viable solution to the interconnect scaling problem. During early design space exploration, a large number of possible partitioning solutions are evaluated w.r.t. performance, area, through-silicon-via (TSV) count, etc. During this evaluation process, the number of test-TSVs need to be added to the total TSV count, to prevent unexpected area overhead later on in the design flow. While a fixed test-TSV count may provide sufficient guardbanding, in this paper we show that it often overestimates the actual number of test-TSVs required. Currently, the only way to determine the pareto-optimial test-TSV count is to sweep the test-TSV constraint, and repeatedly apply 3D test architecture optimization algorithms. This process is time consuming, and is too slow to be used in automated partitioning. In this paper, we present a quick and accurate estimation of the pareto-optimal number of test-TSVs required for a given partition. This can be used as an input to the partitioner to quickly estimate the total number of TSVs used for a given partition, reducing over-design.
引用
收藏
页数:7
相关论文
共 50 条
  • [11] A bilayer temporary bonding solution for 3D-IC TSV fabrication
    Ho, Andrew
    SOLID STATE TECHNOLOGY, 2013, 56 (08) : 28 - 31
  • [12] Advanced Integrated Metallization Enables 3D-IC TSV Scaling
    Yu, Jengyi
    Gopinath, Sanjay
    Nalla, Praveen
    Thorum, Matthew
    Schloss, Larry
    Anjos, Daniela M.
    Meshram, Prashant
    Harm, Greg
    Richardson, Joe
    Mountsier, Tom
    2015 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND 2015 IEEE MATERIALS FOR ADVANCED METALLIZATION CONFERENCE (IITC/MAM), 2015, : 205 - 207
  • [13] TSV- and delay-aware 3D-IC floorplanning
    Ahmed, Mohammad A.
    Mohapatra, S.
    Chrzanowska-Jeske, M.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 87 (02) : 235 - 248
  • [14] TSV-Based 3D-IC Placement for Timing Optimization
    Chen, Yi-Rong
    Chen, Hung-Ming
    Liu, Shih-Ying
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 290 - 295
  • [15] TSV-based Decoupling Capacitor Schemes in 3D-IC
    Song, Eunseok
    Pak, Jun So
    Kim, Joungho
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1340 - 1344
  • [16] An Efficient 3D-IC On-chip Test Framework to Embed TSV Testing in Memory BIST
    Li, Liang-Che
    Hsu, Wen-Hsuan
    Lee, Kuen-Jong
    Hsu, Chun-Lung
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 520 - 525
  • [17] Micro Bridge Technology for 3D-IC Interconnection Could Benefit the 3D-IC Test Strategy
    Cheng, H. C.
    Yang, C. Y.
    Cheng, Alan
    Cheng, Karl
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [18] 3D-IC partitioning method based on genetic algorithm
    Meitei, Naorem Yaipharenba
    Baishnab, Krishna Lal
    Trivedi, Gaurav
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (07) : 1104 - 1109
  • [19] An Efficient Multi-Level Algorithm for 3D-IC TSV Assignment
    Hao, Cong
    Yoshimura, Takeshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2017, E100A (03) : 776 - 784
  • [20] An Enhanced Double-TSV Scheme for Defect Tolerance in 3D-IC
    Shih, Hsiu-Chuan
    Wu, Cheng-Wen
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1486 - 1489