A Novel Low Power Hybrid Flipflop using Sleepy Stack Inverter Pair

被引:0
|
作者
Evangelene, Helga [1 ]
Sarma, Rajkumar [2 ]
机构
[1] Lovely Profess Univ, Dept ECE, Jalandhar, India
[2] Lovely Profess Univ, Sch Elect, VLSI Domain, Jalandhar, India
关键词
Flip flops; leakage power; low power; leakage reduction;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents a low power hybrid flip flop using sleepy stack inverter pair for retaining the logic level till the end of evaluation and pre-charge phase of the flip flop. The sleepy stack inverter pairs are efficient in leakage power reduction and overall power dissipation as the technology scales down to 90nm and below. The performance of the proposed flip flop was compared with the conventional dual dynamic node pulsed hybrid flip flop (DDFF) which uses conventional static CMOS inverter pairs in cadence virtuoso 90nm tool. It shows 20% reduction in total power consumed with 89% reduction in leakage power at its output node. T flip flop, SR flip flop and JK flip flop were designed using this proposed D flip flop and its performance was compared with flip flops designed using DDFF. As the proposed flip flops have improved performance in terms of leakage power, total power and power delay product at high speed, it can be widely used in high performance applications.
引用
收藏
页码:877 / 881
页数:5
相关论文
共 50 条
  • [41] A Novel Hybrid Votage-Current Fed Induction Heating Power Supply System Using Multilevel Neutral Point Clamped Inverter
    Flayyih, Bashar Mohammed
    Ahmed, Mohammed Zaki
    Ambroze, Marcel
    2014 IEEE INTERNATIONAL ENERGY CONFERENCE (ENERGYCON 2014), 2014, : 189 - 194
  • [42] Development of ultra low-cost, high-capacity power generation system using drive motor and inverter for hybrid vehicle
    Oyobe, H
    Nakamura, M
    Ishikawa, T
    Sasaki, S
    Minezawa, Y
    Watanabe, Y
    Asano, K
    Conference Record of the 2005 IEEE Industry Applications Conference, Vols 1-4, 2005, : 2029 - 2034
  • [43] A novel hybrid topology for power quality improvement using multilevel inverter for the reduction of vibration and noise in brushless DC motor for industrial applications
    Ramasamy, Sampathkumar
    Gunasekaran, Saravanakumar
    Balasubramaniam, Suresh
    JOURNAL OF VIBROENGINEERING, 2019, 21 (03) : 736 - 759
  • [44] A Novel Low Power 11-bit Hybrid ADC using Flash and Delay Line Architectures
    Lee, Hsun-Cheng
    Abraham, Jacob A.
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [45] A High Efficiency and Low Cost ANPC Inverter Using Hybrid Si/SiC Switches
    Woldegiorgis, Dereje
    Wu, Yuheng
    Wei, Yuqi
    Mantooth, H. Alan
    IEEE OPEN JOURNAL OF INDUSTRY APPLICATIONS, 2021, 2 : 154 - 167
  • [46] A compact wideband 180° hybrid ring coupler using a novel interdigital CPS inverter
    Chi, Chun-Hsiang
    Chang, Chi-Yang
    2007 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-4, 2007, : 548 - 551
  • [47] A broadband compact microstrip rat-race hybrid using a novel CPW inverter
    Mo, Ting Ting
    Xue, Quan
    Chan, Chi Hou
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2007, 55 (01) : 161 - 167
  • [48] A Hybrid Inverter System for Medium Voltage Applications using a Low Voltage Auxiliary CSI
    Papadopoulos, Savvas
    Rashed, Mohamed
    Klumpner, Christian
    Wheeler, Pat
    2014 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2014, : 2809 - 2816
  • [49] Improved Efficiency and Power Density in EV Inverter Design Using a Novel SiC Power Module with Enanched Direct-cooled Inverter (EDI)
    Dappiano, Andrea
    Panati, Razvan C.
    De Filippi, Riccardo
    Bernardi, Fabio
    2022 IEEE 20TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE, PEMC, 2022, : 609 - 613
  • [50] Low-Cost DTC Drive Using Four-Switch Inverter for Low Power Ranges
    Azab, Mohamed
    VEHICLES, 2024, 6 (02): : 895 - 919