Cross-Coupled Dynamic CMOS Latches: Scalability Analysis

被引:1
|
作者
Mehra, Rishab [1 ]
Kumari, Sarita [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, Jharkhand, India
关键词
Power dissipation; Switching; Latch; Scalability; Delay; DELAY-AREA DOMAIN; IMPACT; SPEED;
D O I
10.1007/978-981-10-2035-3_31
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper primarily focuses on the power dissipation of cross coupled CMOS dynamic latches and also takes the technology scalability of the design into account. Mainly 3 topologies namely the Cascade Voltage Switch Logic (CVSL), Dynamic Single Transistor Clocked (DSTC) and Dynamic Ratio Insensitive (DRIS) have been investigated. A comparative study is provided which validates the suitability of the above latches for high-speed low power applications. Further, a brief account regarding the use of these latches for the design of high speed edge triggered flip-flops is also provided. The simulations results have been extensively verified on SPICE simulator using TSMC's industry standard 180 nm technology model parameters and the technology scalability is tested with 22 nm predictive technology model developed by Nanoscale Integration and Modeling (NIMO) Group of Arizona State University (ASU).
引用
收藏
页码:307 / 315
页数:9
相关论文
共 50 条
  • [21] CMOS cross-coupled charge pump with improved latch-up immunity
    Park, Su-Jin
    Kang, Yong-Gu
    Kim, Joung-Yeal
    Han, Tae Hee
    Jun, Young-Hyun
    Lee, Chilgee
    Kong, Bai-Sun
    IEICE ELECTRONICS EXPRESS, 2009, 6 (11): : 736 - 742
  • [22] Phase noise performances of a cross-coupled CMOS VCO with resistor tail biasing
    Gagliolo, S
    Pruzzo, G
    Caviglia, DD
    SBCCI 2005: 18TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2005, : 149 - 153
  • [23] A NEW CMOS NEURON CIRCUIT BASED ON A CROSS-COUPLED CURRENT COMPARATOR STRUCTURE
    TSUKANO, K
    INOUE, T
    KOGA, S
    UENO, F
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1992, E75A (07) : 937 - 943
  • [24] Analysis on Transmission Zeros in Cross-Coupled Microstrip Filters
    Zhang, Xiang-Bo
    Li, Jia-Lin
    Gao, Shan-Shan
    ELECTROMAGNETICS, 2017, 37 (02) : 81 - 91
  • [25] Nonlinear analysis of a cross-coupled quadrature harmonic oscillator
    Djurhuus, T
    Krozer, V
    Vidkjær, J
    Johansen, TK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (11) : 2276 - 2285
  • [26] A modified cross-coupled oscillator
    Mohammad Bagheri
    Xun Li
    Microsystem Technologies, 2021, 27 : 2217 - 2228
  • [27] Cross-coupled DOA trackers
    PerezNeira, A
    Lagunas, MA
    Kirlin, RL
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1997, 45 (10) : 2560 - 2565
  • [28] A modified cross-coupled oscillator
    Bagheri, Mohammad
    Li, Xun
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (05): : 2217 - 2228
  • [29] THE CHEMISTRY OF CROSS-COUPLED DIENONES
    Vatsadze, S. Z.
    Golikov, A. G.
    Kriven'ko, A. P.
    Zyk, N. V.
    USPEKHI KHIMII, 2008, 77 (08) : 707 - 728
  • [30] Phase Noise Reduction of CMOS VCO Based on Cross-Coupled Topology with Shunt Capacitor
    Hsu, Meng-Ting
    Jhong, Ruei-Wun
    Lee, Yao-Yen
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 586 - 589