A 3bit/cycle 1GS/s 8-bit SAR ADC Employing Asynchronous Ping-Pong Quantization Scheme

被引:0
|
作者
Guo, Yuekang [1 ,2 ]
Liu, Xiaoming [2 ]
Jin, Jing [2 ]
Zhou, Jianjun [1 ,2 ]
机构
[1] Shanghai Jiao Tong Univ, AI Inst, MoE Key Lab Artificial Intelligence, Shanghai, Peoples R China
[2] Shanghai Jiao Tong Univ, Ctr Analog RF Integrated Circuit CARFIC, Dept Micronano Elect, Shanghai, Peoples R China
关键词
SAR ADC; offset calibration; asynchronous logic; multibit/cycle; ping-pong operation;
D O I
10.1109/ISCAS48785.2022.9937630
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 3bit/cycle 1GS/s 8-bit SAR ADC with asynchronous ping-pong quantization scheme. With the proposed scheme, settling requirement of the reference voltages for multibit quantizer can be relaxed. In addition, loop-unrolled technique can be easily embedded in the SAR logic for higher speed without extra hardware consumption. Moreover, using the ping-pong scheme, the comparator offset can be corrected in background mode without extra calibration phase. The ADC is designed and simulated in 22nm CMOS process. Without calibration, the ADC achieves 33.4 dB SNDR. With offset calibration, the SNDR can be improved to 47.2 dB.
引用
收藏
页码:2650 / 2654
页数:5
相关论文
共 50 条
  • [31] A 1.2-GS/s 8-bit Two-Step SAR ADC in 65-nm CMOS With Passive Residue Transfer
    Huang, Hai
    Du, Ling
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (06) : 1551 - 1562
  • [32] A 2-GS/s 8-bit Time-Interleaved SAR ADC for Millimeter-Wave Pulsed Radar Baseband SoC
    Miki, Takuji
    Ozeki, Toshiaki
    Naka, Jun-ichi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2712 - 2720
  • [33] An 8-bit 1 MS/s Low-Power SAR ADC with an Enhanced EPC for Implantable Medical Devices
    Kumaradasan, Deepika
    Kar, Sougata Kumar
    Sarkar, Santanu
    2024 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2024, : 9 - 14
  • [34] A single-channel 8-bit 660 MS/s asynchronous SAR ADC with pre-settling procedure in 65 nm CMOS
    Zhu, Zhangming
    Liu, Minjie
    Wang, Qiyu
    Yang, Yintang
    MICROELECTRONICS JOURNAL, 2014, 45 (07) : 880 - 885
  • [35] A 15fJ/conversion-step 8-bit 50 MS/s asynchronous SAR ADC with efficient charge recycling technique
    Huang, Guanzhong
    Lin, Pingfen
    MICROELECTRONICS JOURNAL, 2012, 43 (12) : 941 - 948
  • [36] 应用于9通道8-bit 1 GS/s时钟交叠SAR ADC的后台校准改进方法
    祝瑞元
    顾纯晨
    赵裔
    方昊
    洪志良
    复旦学报(自然科学版), 2014, 53 (04) : 466 - 474
  • [37] A 1-V 8-bit 100kS/s-to-4MS/s Asynchronous SAR ADC with 46fJ/Conv.-Step
    Chen, Yen-Ju
    Tsai, Jen-Huan
    Shen, Meng-Hung
    Huang, Po-Chiun
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 112 - 115
  • [38] A 1.2 V 8-bit 1 MS/s SAR ADC with Res–Cap segment DAC for temperature sensor in LTE
    H. J. Wu
    B. Li
    W. C. Huang
    Z. P. Li
    M. H. Zou
    Y. P. Wang
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 225 - 232
  • [39] A 16-mW 8-Bit 1-GS/s Digital-Subranging ADC in 55-nm CMOS
    Chung, Yung-Hui
    Wu, Jieh-Tsorng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 557 - 566
  • [40] A 42fJ 8-bit 1.0-GS/s folding and interpolating ADC with 1GHz signal bandwidth
    Wang, Mingshuo
    Ye, Fan
    Li, Wei
    Ren, Junyan
    IEICE ELECTRONICS EXPRESS, 2014, 11 (02):