A 600V deep-implanted gate vertical JFET

被引:5
|
作者
Mizukami, M
Takikawa, O
Murooka, M
Imai, S
Kinoshita, K
Hatakeyama, T
Tsukuda, M
Saito, W
Omura, I
Shinohe, T
机构
[1] Toshiba Co Ltd, Saiwai Ku, Kawasaki, Kanagawa 2128582, Japan
[2] Toshiba IS Corp, Saiwai Ku, Kawasaki, Kanagawa 2120013, Japan
关键词
SiC; JFETs; low loss; low on resistance; high voltage; implantation; switching;
D O I
10.4028/www.scientific.net/MSF.457-460.1217
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A 4H-SiC 600V class Deep-Implanted gate Vertical JFET (DI-VJFET) is reported. To achieve lower on-resistance and higher blocking-voltage, the design of channel region plays an essential role. Therefore, the channel dimensions were optimized with the ISE device simulator and calculated results were compared with experimental results. Moreover, the actual channel dimensions of fabricated samples were analyzed by SSRM (Scanning Spread Resistance Microscopy) measurements. The potential distributions in on/off-state were analyzed by SPoM (Scanning Potential Microscopy) measurements. The active areas of 2.2x10(-3), 1.6x10(-2) [cm(2)] (small chip), and 5.3x10(-2) [cm(2)] (large chip) were fabricated, in this study. The small chips were evaluated to ascertain the dependence of the electric characteristics on the design parameters. The 2 blocking-voltages were varied up to 1100V, and the on-resistances were varied down to 7.8mOmegacm(2) depending on the fabricated channel opening. The DI-VJFET in this work has almost the same electric characteristics as Si Cool-MOSFET. The large chips exhibited specific on-resistance of 16mOmegacm(2), drain current of 5A, and blocking-voltage of 900V. The turn-off speed of the large chip was measured with resistive load circuit. The turn-off time was 200ns for external resistance of 60Omega.
引用
收藏
页码:1217 / 1220
页数:4
相关论文
共 50 条
  • [41] Comparison of 600V Si, SiC and GaN power devices
    Chowdhury, Sauvik
    Stum, Zachary
    Li, Zhongda
    Ueno, Katsunori
    Chow, T. Paul
    SILICON CARBIDE AND RELATED MATERIALS 2013, PTS 1 AND 2, 2014, 778-780 : 971 - +
  • [42] 工频600V标准感应分压器
    何小兵
    现代计量测试, 1994, (06) : 38 - 42
  • [43] Active dv/dt Control of 600V GaN Transistors
    Sun, Bingyao
    Burgos, Rolando
    Zhang, Xuning
    Boroyevich, Dushan
    2016 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2016,
  • [44] The Characteristics and Modeling of 600V and 1200V SiC Power MOSFET
    Chen, Hong
    Hao, Jilong
    Zhou, QianFei
    Feng, Qi
    Bai, Yun
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 353 - 355
  • [45] Automotive 600V/m Radar Pulse Test Solution
    Smith, Jason
    INCEMIC 2006: 9TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, PROCEEDINGS, 2006, : 151 - 154
  • [46] A 600V Half-Bridge Power Stage Fully Integrated with 25V Gate-Drivers in SiC CMOS Technology
    Zhang, Hua
    Liu, Tianshi
    Gupta, Utsav
    Isukapati, Sundar Babu
    Ashik, Emran
    Morgan, Adam J.
    Lee, Bongmook
    Sung, Woongje
    Agarwal, Anant K.
    Fayed, Ayman
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [47] HIGH-PERFORMANCE GAAS JFET WITH SHALLOW IMPLANTED CD-GATE
    ZOLPER, JC
    BACA, AG
    SHERWIN, ME
    SHUL, RJ
    ELECTRONICS LETTERS, 1995, 31 (11) : 923 - 924
  • [48] 600V LPT-CSTBT™ on Advanced Thin Wafer Technology
    Haraguchi, Yuki
    Honda, Shigeto
    Nakata, Kazunari
    Narazaki, Atsushi
    Terasaki, Yoshiaki
    2011 IEEE 23RD INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2011, : 68 - 71
  • [49] 600V CSTBT having ultra low on-state voltage
    Takahashi, H
    Aono, S
    Yoshida, E
    Moritani, J
    Hine, S
    ISPSD'01: PROCEEDINGS OF THE 13TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2001, : 445 - 448
  • [50] DC 600V供电客车冒烟故障案例分析
    李东凯
    铁道车辆, 2019, 57 (03) : 36 - 38+5