Minimizing Temperature Nonuniformity by Optimal Arrangement of Hotspots in Vertically Stacked Three-Dimensional Integrated Circuits

被引:10
|
作者
Rangarajan, Srikanth [1 ]
Hadad, Yaser [1 ]
Choobineh, Leila [2 ]
Sammakia, Bahgat [1 ]
机构
[1] SUNY Binghamton, Dept Mech Engn, Binghamton, NY 13905 USA
[2] SUNY Polytech Inst, Engn Dept, 100 Seymour Rd, Utica, NY 13502 USA
关键词
OPTIMIZATION;
D O I
10.1115/1.4047471
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The semiconductor packaging technologies have seen its growth from multichip module (MCM), system in package (SiP), system on chip (SoC) to the heterogeneous integration of the MCM. Thermal management of multichip vertically integrated systems poses additional constraints and limitations beyond those for single chip modules. Three-dimensional-integrated circuits (3D ICs) technology is a potential approach for next-generation semiconductor packaging technologies. A 3D IC is formed by vertical interconnection of multiple substrates containing active devices which offer reduced die footprint and interconnect length. This paper discusses the optimal arrangement of two hotspots on each layer of a two-die stacked 3D IC. An analytical heat transfer model for prediction of three-dimensional temperature field of a 3D IC based on the solution of governing energy equations has been developed and used for this study. The model is subject to adiabatic boundary conditions at the walls except for the bottom wall which is subject to convective boundary condition. A feed-forward back propagation artificial neural network (ANN) is employed for obtaining the functional relationship between the location of the hotspots and the objectives. Genetic algorithm is employed for solving two nonconflicting objective functions subject to set of constraints. The first objective aims to minimize the maximum temperature on both layers, and the second objective aims to achieve temperature uniformity in the layers. The results of the optimization study are expected to provide recommendations on the design guidelines for arranging hotspots on vertically stacked substrates.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Multiwafer vertical interconnects for three-dimensional integrated circuits
    Lahiji, Rosa R.
    Herrick, Katherine J.
    Lee, Yongshik
    Margomenos, Alexandros
    Mohammadi, Saeed
    Katehi, Linda P. B.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (06) : 2699 - 2706
  • [42] Integrated three-dimensional modeling approach of stacked turbidite channels
    Labourdette, Riehard
    AAPG BULLETIN, 2007, 91 (11) : 1603 - 1618
  • [43] Physical Characterization of Steady-State Temperature Profiles in Three-Dimensional Integrated Circuits
    Kumar, Sumeet S.
    Zjajo, Amir
    van Leuken, Rene
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1969 - 1972
  • [44] Low-Temperature Wafer Bonding for MEMS and Three-Dimensional Integrated Circuits Manufacture
    Kislitsin, Maksim V.
    Nosagina, Daria D.
    Korolyov, Michael A.
    PROCEEDINGS OF THE 2018 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2018, : 1373 - 1375
  • [45] High-performance vertically stacked bottom-gate and top-gate polycrystalline silicon thin-film transistors for three-dimensional integrated circuits
    Lee, I-Che
    Tsai, Tsung-Che
    Tsai, Chun-Chien
    Yang, Po-Yu
    Wang, Chao-Lung
    Cheng, Huang-Chung
    SOLID-STATE ELECTRONICS, 2012, 77 : 26 - 30
  • [46] Review and Projections of Integrated Cooling Systems for Three-Dimensional Integrated Circuits
    Kandlikar, Satish G.
    JOURNAL OF ELECTRONIC PACKAGING, 2014, 136 (02)
  • [47] Supervised Machine-Learning Approach for the Optimal Arrangement of Active Hotspots in 3-D Integrated Circuits
    Rangarajan, Srikanth
    Choobineh, Leila
    Sammakia, Bahgat
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (10): : 1724 - 1733
  • [48] Special Issue "Building Three-Dimensional Integrated Circuits and Microsystems"
    Zhu, Zhiyuan
    Zhang, Sixiang
    Ma, Shenglin
    Liu, Ziyu
    PROCESSES, 2023, 11 (03)
  • [49] Monolithic Three-Dimensional Integrated Circuits: Process and Design Implications
    Geng, Hui
    Maresca, Luke
    Cronquist, Brian
    Or-Bach, Zvi
    Shi, Yiyu
    INTERNATIONAL SYMPOSIUM ON FUNCTIONAL DIVERSIFICATION OF SEMICONDUCTOR ELECTRONICS 2 (MORE-THAN-MOORE 2), 2014, 61 (06): : 3 - 10
  • [50] "Green" On-chip Inductors in Three-Dimensional Integrated Circuits
    Tida, Umamaheswara Rao
    Mittapalli, Varun
    Zhuo, Cheng
    Shi, Yiyu
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 572 - 577