Low Switching Frequency Based Asymmetrical Multilevel Inverter Topology With Reduced Switch Count

被引:108
|
作者
Siddique, Marif Daula [1 ,2 ]
Mekhilef, Saad [1 ,3 ]
Shah, Noraisyah Mohamed [1 ]
Sarwar, Adil [4 ]
Iqbal, Atif [2 ]
Tayyab, Mohammad [4 ]
Ansari, Mohsin Karim [4 ]
机构
[1] Univ Malaya, Dept Elect Engn, Power Elect & Renewable Energy Res Lab, Kuala Lumpur 50603, Malaysia
[2] Qatar Univ, Dept Elect Engn, Doha, Qatar
[3] King Abdulaziz Univ, Ctr Res Excellence Renewable Energy & Power Syst, Jeddah 21589, Saudi Arabia
[4] Aligarh Muslim Univ, Dept Elect Engn, Aligarh 202001, Uttar Pradesh, India
来源
IEEE ACCESS | 2019年 / 7卷
关键词
DC-AC converter; multilevel inverter; reduce switch count; nearest level control (NLC); MODULATION TECHNIQUES; CONVERTER TOPOLOGY; DC SOURCES; VOLTAGE; NUMBER; CONNECTION; HYBRID;
D O I
10.1109/ACCESS.2019.2925277
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The inceptions of multilevel inverters (MLI) have caught the attention of researchers for medium and high power applications. However, there has always been a need for a topology with a lower number of device count for higher efficiency and reliability. A new single-phase MLI topology has been proposed in this paper to reduce the number of switches in the circuit and obtain higher voltage level at the output. The basic unit of the proposed topology produces 13 levels at the output with three dc voltage sources and eight switches. Three extentions of the basic unit have been proposed in this paper. A detailed analysis of the proposed topology has been carried out to show the superiority of the proposed converter with respect to the other existing MLI topologies. Power loss analysis has been done using PLECS software, resulting in a maximum efficiency of 98.5%. Nearest level control (NLC) pulse-width modulation technique has been used to produce gate pulses for the switches to achieve better output voltage waveform. The various simulation results have been performed in the PLECS software and a laboratory setup has been used to show the feasibility of the proposed MLI topology.
引用
收藏
页码:86374 / 86383
页数:10
相关论文
共 50 条
  • [11] A New Multilevel Inverter Topology with Reduced Switch Count and Device Stress
    Omer, Prabhu
    Kumar, Jagdish
    Surjan, Balwinder Singh
    2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 1032 - 1037
  • [12] A Single-Phase Reduced Component Count Asymmetrical Multilevel Inverter Topology
    Yeganeh, Mohammad Sadegh Orfi
    Davari, Pooya
    Chub, Andrii
    Mijatovic, Nenad
    Dragicevic, Tomislav
    Blaabjerg, Frede
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (06) : 6780 - 6790
  • [13] A new reduced switch count symmetrical and asymmetrical modular topology for multilevel inverters
    Anusuya M.
    Geetha R.
    Ramaswamy M.
    International Journal of Power Electronics, 2024, 19 (02) : 193 - 220
  • [14] A bidirectional diode containing multilevel inverter topology with reduced switch count and driver
    Hosseinpour, Majid
    Seifi, Ali
    Rahimian, Mohmad Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (10) : 1766 - 1785
  • [15] New Symmetric Extendable Type Multilevel Inverter Topology With Reduced Switch Count
    Thiyagarajan, V.
    2019 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES 2019), 2019,
  • [16] Multilevel Inverter Topology with Modified Pulse Width Modulation and Reduced Switch Count
    Venkatraman, Thiyagarajan
    Periasamy, Somasundaram
    ACTA POLYTECHNICA HUNGARICA, 2018, 15 (02) : 141 - 167
  • [17] Optimal Design of a New Cascaded Multilevel Inverter Topology With Reduced Switch Count
    Siddique, Marif Daula
    Mekhilef, Saad
    Shah, Noraisyah Mohamed
    Memon, Mudasir Ahmed
    IEEE ACCESS, 2019, 7 : 24498 - 24510
  • [18] A Review On Multilevel Inverter with Reduced Switch Count
    Vijayaraja, L.
    Kumar, S. Ganesh
    Rivera, M.
    2016 IEEE INTERNATIONAL CONFERENCE ON AUTOMATICA (ICA-ACCA), 2016,
  • [19] A New Multilevel Inverter Topology With Reduce Switch Count
    Siddique, Marif Daula
    Mekhilef, Saad
    Shah, Noraisyah Mohamed
    Sarwar, Adil
    Iqbal, Atif
    Memon, Mudasir Ahmed
    IEEE ACCESS, 2019, 7 : 58584 - 58594
  • [20] A New General Topology for Asymmetrical Multilevel Inverter with Reduced Number o Switching Components
    Boora, Kamaldeep
    Kumar, Jagdish
    Himanshu
    2017 RECENT DEVELOPMENTS IN CONTROL, AUTOMATION AND POWER ENGINEERING (RDCAPE), 2017, : 66 - 71