Electrically reconfigurable logic design using multi-gate spin Field Effect Transistors

被引:12
|
作者
Malik, Gul Faroz Ahmad [1 ]
Kharadi, Mubashir Ahmad [1 ]
Khanday, Farooq Ahmad [1 ]
机构
[1] Univ Kashmir, Dept Elect & Instrumentat Technol, Srinagar 190006, Jammu & Kashmir, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 90卷
关键词
Beyond CMOS computing; Magnetic logic devices; Semiconductor device modelling; Spin-FET based logic design; Reconfigurable logic; Multi-gate spin-FETs; Verilog-A model of spin-FET; PERFORMANCE; LENGTH;
D O I
10.1016/j.mejo.2019.07.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, triple- and quadruple-gate spin-FETs are proposed and later Verilog-A model files of the modelled devices have been created and included in HSPICE tool to obtain various 2-input and 3-input logic functions. Different logic functions are obtained from a single multi-gate spin-FET by changing control voltage at one of the gate terminal, while applying inputs at the other gate terminals. Only one triple-gate and quadruple-gate spin-FETs are employed to implement various 2-input and 3-input logic functions respectively. The implemented functions also include 3-input XOR and majority gate functions which form the sum and carry of full-adder circuit. Besides, the achievement of higher-order logic functions has been demonstrated by cascading the multi-gate spin FETs. In addition, the effect of channel length for obtaining different logic functions has been considered in the paper. The operations of the logic circuits have been verified using HSPICE simulation software.
引用
收藏
页码:278 / 284
页数:7
相关论文
共 50 条
  • [31] Modeling Quantum Confinement in Multi-Gate Transistors with Effective Potential
    Soares, Caroline S.
    Baikadi, Pranay K. R.
    Rossetto, Alan C. J.
    Pavanello, Marcelo A.
    Vasileska, Dragica
    Wirth, Gilson I.
    2022 36TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY (SBMICRO 2022), 2022,
  • [32] Multi-gate organic neuron transistors for spatiotemporal information processing
    Qian, Chuan
    Kong, Ling-an
    Yang, Junliang
    Gao, Yongli
    Sun, Jia
    APPLIED PHYSICS LETTERS, 2017, 110 (08)
  • [33] Reconfigurable logic gates using single-electron spin transistors
    Hai, Pham Nam
    Sugahara, Satoshi
    Tanaka, Masaaki
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (10A): : 6579 - 6585
  • [34] Binary Multiplication Using Hybrid MOS and Multi-Gate Single-Electron Transistors
    Deng, Guoqing
    Chen, Chunhong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (09) : 1573 - 1582
  • [35] Advances in multi-gate MOSFET circuit design
    Fulde, M.
    Von Arnim, K.
    Pacha, C.
    Bauer, F.
    Russ, C.
    Siprak, D.
    Xiong, W.
    Marshall, A.
    Cleavelin, C. R.
    Schruefer, K.
    Schmitt-Landsiedel, D.
    Knoblinger, G.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 186 - +
  • [36] Logic design for field effect quantum transistors
    Varshavsky, V
    Kosugi, M
    PHOTONIC QUANTUM COMPUTING II, 1998, 3385 : 101 - 106
  • [37] Pragmatic design of nanoscale multi-gate CMOS
    Fossum, JG
    Wang, LQ
    Yang, JW
    Kim, SH
    Trivedi, VP
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 613 - 616
  • [38] Ternary universal logic gates using quantum dot gate field effect transistors
    Karmakar, S.
    Jain, F. C.
    INDIAN JOURNAL OF PHYSICS, 2014, 88 (12) : 1275 - 1283
  • [39] Ternary universal logic gates using quantum dot gate field effect transistors
    S. Karmakar
    F. C. Jain
    Indian Journal of Physics, 2014, 88 : 1275 - 1283
  • [40] Dopant-free CMOS on SOI: Multi-Gate Si-Nanowire Transistors for Logic and Memory Applications
    Schwalke, U.
    Krauss, T.
    Wessely, F.
    ADVANCED SEMICONDUCTOR-ON-INSULATOR TECHNOLOGY AND RELATED PHYSICS 16, 2013, 53 (05): : 105 - 114