Electrically reconfigurable logic design using multi-gate spin Field Effect Transistors

被引:12
|
作者
Malik, Gul Faroz Ahmad [1 ]
Kharadi, Mubashir Ahmad [1 ]
Khanday, Farooq Ahmad [1 ]
机构
[1] Univ Kashmir, Dept Elect & Instrumentat Technol, Srinagar 190006, Jammu & Kashmir, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 90卷
关键词
Beyond CMOS computing; Magnetic logic devices; Semiconductor device modelling; Spin-FET based logic design; Reconfigurable logic; Multi-gate spin-FETs; Verilog-A model of spin-FET; PERFORMANCE; LENGTH;
D O I
10.1016/j.mejo.2019.07.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, triple- and quadruple-gate spin-FETs are proposed and later Verilog-A model files of the modelled devices have been created and included in HSPICE tool to obtain various 2-input and 3-input logic functions. Different logic functions are obtained from a single multi-gate spin-FET by changing control voltage at one of the gate terminal, while applying inputs at the other gate terminals. Only one triple-gate and quadruple-gate spin-FETs are employed to implement various 2-input and 3-input logic functions respectively. The implemented functions also include 3-input XOR and majority gate functions which form the sum and carry of full-adder circuit. Besides, the achievement of higher-order logic functions has been demonstrated by cascading the multi-gate spin FETs. In addition, the effect of channel length for obtaining different logic functions has been considered in the paper. The operations of the logic circuits have been verified using HSPICE simulation software.
引用
收藏
页码:278 / 284
页数:7
相关论文
共 50 条
  • [1] Proposal for Multi-Gate Spin Field-Effect Transistor
    Wang, Gefei
    Wang, Zhaohao
    Lin, Xiaoyang
    Klein, Jacques-Olivier
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (11)
  • [2] Properties of Accumulation-Mode Multi-Gate Field-Effect Transistors
    Colinge, Jean-Pierre
    Lederer, Dimitri
    Afzalian, Aryan
    Yan, Ran
    Lee, Chi-Woo
    Akhavan, Nima Dehdashti
    Xiong, Weize
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (03) : 034502
  • [3] Comparison of the multi-gate functionality of screen-grid field effect transistors with finFETs
    Shadrokh, Y.
    Fobelets, K.
    Velazquez-Perez, J. E.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2008, 23 (09)
  • [4] Thermal Modeling of Multi-Gate Field Effect Transistors based on a Reduced Order Model
    Jia, Wangkun
    Helenbrook, Brian T.
    Cheng, Ming-C.
    2014 30TH ANNUAL SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM (SEMI-THERM), 2014, : 230 - 235
  • [5] Metrology Solutions for High Performance Germanium Multi-Gate Field-Effect Transistors Using Optical Scatterometry
    Chin, Hock-Chun
    Ling, Moh-Lung
    Liu, Bin
    Zhang, Xingui
    Li, Jie
    Liu, Yongdong
    Hu, Jiangtao
    Yeo, Yee-Chia
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVII, 2013, 8681
  • [6] CMOS without doping: Multi-gate silicon-nanowire field-effect-transistors
    Wessely, F.
    Krauss, T.
    Schwalke, U.
    SOLID-STATE ELECTRONICS, 2012, 70 : 33 - 38
  • [7] The past and future of multi-gate field-effect transistors:Process challenges and reliability issues
    Ying Sun
    Xiao Yu
    Rui Zhang
    Bing Chen
    Ran Cheng
    Journal of Semiconductors, 2021, (02) : 33 - 43
  • [8] The past and future of multi-gate field-effect transistors: Process challenges and reliability issues
    Sun, Ying
    Yu, Xiao
    Zhang, Rui
    Chen, Bing
    Cheng, Ran
    JOURNAL OF SEMICONDUCTORS, 2021, 42 (02)
  • [9] The past and future of multi-gate field-effect transistors:Process challenges and reliability issues
    Ying Sun
    Xiao Yu
    Rui Zhang
    Bing Chen
    Ran Cheng
    Journal of Semiconductors, 2021, 42 (02) : 33 - 43
  • [10] An electrically reconfigurable logic gate intrinsically enabled by spin-orbit materials
    Mohammad Kazemi
    Scientific Reports, 7