Benefits of Partitioning in a Projection-based and Realizable Model-order Reduction Flow

被引:1
|
作者
Miettinen, Pekka [1 ]
Honkala, Mikko [1 ]
Roos, Janne [2 ]
Valtonen, Martti [1 ]
机构
[1] Aalto Univ, Dept Radio Sci & Engn, Sch Elect Engn, FI-00076 Aalto, Finland
[2] AWR APLAC Corp, FI-02600 Espoo, Finland
关键词
Verification simulation; Interconnect modeling; Model-order reduction; Partitioning; CIRCUITS; DESIGN;
D O I
10.1007/s10836-014-5451-y
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Model-order reduction (MOR) is a typical approach to speed up the post-layout verification simulation step in circuit design. This paper studies the benefits of using circuit partitioning in a complete MOR flow. First, an efficient reduction algorithm package comprising of partitioning, reduction, and realization parts is presented. The reduction flow is then discussed using theoretical analysis and simulations from an array of 65-nm technology node interconnect circuits. It is shown that the reduction efficiency and computational costs quickly worsen with increased circuit size when using a direct projection-based MOR approach. In contrast, by using partitioning, the MOR can retain the scalability of the reduction problem, being computationally lighter and more efficient even with larger circuits. In addition, using partitioning may improve the robustness of the MOR flow in cases with circuits with many ports or sensitive verification simulations.
引用
收藏
页码:271 / 285
页数:15
相关论文
共 50 条