A New High-Resolution and High-Speed Open-Loop CMOS Sample and Hold Circuit

被引:0
|
作者
Abolhasani, Alireza [1 ]
Hadidi, Khayrollah [1 ]
Tohidi, Mohammad [1 ]
Khoei, Abdollah [1 ]
机构
[1] Univ Urmia, Microelect Res Lab, Orumiyeh 57159, Iran
关键词
Sample and hold circuit; High linear; High speed sampling; Analog to digital converter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new open loop, high resolution CMOS sample and hold (S/H) circuit is presented in this article. This structure is designed based on a new method in order to decrease dependency of the storing charge of holding capacitors to the charge injection of transistors. It is constructed of dummy switches and auxiliary capacitor to decrease the voltage spikes that are produced during the sampling mode. Due to the high linearity feature of our proposed design in comparison with previous works, it has been reached to a great improvement in signal to noise ratio (SNR) up to about 15dB. Also, its ENOB have been increased to 16 bits. Another advantages of our proposed design are its lower power dissipation and its high input voltage range. Also the optimum functionality of our proposed circuit does not damaged by the process variations in different corners. As our proposed S/H circuit has been designed in open loop structure, it is suitable for high speed applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A new high-speed, high-resolution open-loop CMOS sample and hold
    Abolhasani, Alireza
    Tohidi, Mohammad
    Hadidi, Khayrollah
    Khoei, Abdollah
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 78 (02) : 409 - 419
  • [2] A new high-speed, high-resolution open-loop CMOS sample and hold
    Alireza Abolhasani
    Mohammad Tohidi
    Khayrollah Hadidi
    Abdollah Khoei
    Analog Integrated Circuits and Signal Processing, 2014, 78 : 409 - 419
  • [3] A novel open-loop high-speed CMOS sample-and-hold
    Mousazadeh, Morteza
    Hadidi, Khayrollah
    Khoei, Abdollah
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2008, 62 (08) : 588 - 596
  • [4] A highly linear open-loop high-speed CMOS sample-and-hold
    Morteza Mousazadeh
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 703 - 710
  • [5] A highly linear open-loop high-speed CMOS sample-and-hold
    Mousazadeh, Morteza
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (03) : 703 - 710
  • [6] A Highly Linear Open-Loop High-Speed CMOS Sample-and-Hold
    Mousazadeh, Morteza
    Hadidi, Khayrollah
    Khoei, Abdollah
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 228 - 231
  • [7] High-speed high-resolution sample-and-hold circuit
    Yang, Bin
    Yin, Xiumei
    Yang, Huazhong
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2007, 28 (10): : 1642 - 1646
  • [8] A highly linear open-loop full CMOS high-speed sample-and-hold stage
    Hadidi, K
    Sasaki, M
    Watanabe, T
    Muramatsu, D
    Matsumoto, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (02): : 261 - 266
  • [9] Highly linear open-loop full CMOS high-speed sample-and-hold stage
    Hadidi, Khayrollah
    Sasaki, Masahiro
    Watanabe, Tadatoshi
    Muramatsu, Daigo
    Matsumoto, Takashi
    IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, 2000, E83-A (02) : 261 - 266
  • [10] Optimization of Sample/Hold Circuit for High-Speed and High-Resolution ADCs
    Chen, Junxiao
    Zhang, Lu
    He, Lenian
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 536 - 539