A 2T Dual Port Capacitor-Less DRAM

被引:3
|
作者
Li, Hui [1 ]
Lin, Yinyin [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
关键词
Capacitor-less DRAM; embedded memory; two-transistor (2T) cell; floating-body cell; bipolar read; MEMORY; CELL;
D O I
10.1109/LED.2013.2292586
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel two-transistor (2T) dual port capacitor-less DRAM concept based on bulk floating body is demonstrated for the first time in this letter. The read operation can be performed without disturbance of refresh or write. A novel read method is proposed to improve device performance especially at high temperature. Experimental results show a refresh cycle time of 1.28 s, an initial memory window of 192.84 mu A/mu m, and an initial signal sensing margin of 112.75 mu A/mu m with +/- 5 sigma variations at 85 degrees C. The 2T cell is very promising for high-speed, low-power, and low-cost embedded DRAM application.
引用
收藏
页码:187 / 189
页数:3
相关论文
共 50 条
  • [1] A capacitor-less 1T-DRAM cell
    Okhonin, S
    Nagoga, M
    Sallese, JM
    Fazan, P
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (02) : 85 - 87
  • [2] Enhanced data integrity of In-Ga-Zn-Oxide based Capacitor-less 2T memory for DRAM applications
    Oh, Hyungrock
    Belmonte, Attilio
    Perumkunnil, Manu
    Mitard, Jerome
    Rassoul, Nouredine
    Donadio, Gabriele Luca
    Delhougne, Romain
    Furnemont, Arnaud
    Kar, Gouri Sankar
    Dehaene, Wim
    IEEE 51ST EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2021), 2021, : 275 - 278
  • [3] A novel capacitor-less 2-T SOI DRAM cell
    Zhang, Guohe
    Shao, Zhibiao
    Hu, Zhigang
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 56 - 57
  • [4] FEDRAM: A capacitor-less ferroelectric DRAM cell
    Ma, TP
    Han, JP
    ULSI PROCESS INTEGRATION, 1999, 99 (18): : 89 - 91
  • [5] Capacitor-less 1-Transistor DRAM
    Fazan, P
    Okhonin, S
    Nagoga, M
    Sallese, JM
    Portmann, L
    Ferrant, R
    Kayal, M
    Pastre, M
    Blagojevic, M
    Borschberg, A
    Declercq, M
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 10 - 13
  • [6] Disrupting the DRAM roadmap with capacitor-less IGZO-DRAM technology
    Attilio Belmonte
    Gouri Sankar Kar
    Nature Reviews Electrical Engineering, 2025, 2 (4): : 220 - 221
  • [7] A NOVEL CAPACITOR-LESS DRAM WITH RAISED SOURCE STRUCTURE
    Lu, Dai-Rong
    Lin, Jyi-Tsong
    Tseng, Shih-Chuan
    Lin, Po-Hsieh
    Huang, Zih-Hao
    Syu, Jyun-Min
    Wang, Yu-Chun
    Lin, Yong-Huang
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [8] A highly manufacturable capacitor-less IT-DRAM concept
    Fazan, PC
    Okhonin, S
    Nagoga, M
    Sallese, JM
    DESIGN, PROCESS INTEGRATION, AND CHARACTERIZATION FOR MICROELECTRONICS, 2002, 4692 : 489 - 502
  • [9] InGaAs Capacitor-Less DRAM Cells TCAD Demonstration
    Navarro, Carlos
    Navarro, Santiago
    Marquez, Carlos
    Donetti, Luca
    Sampedro, Carlos
    Karg, Siegfried
    Riel, H.
    Gamiz, Francisco
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 884 - 892
  • [10] A-RAM: Novel capacitor-less DRAM memory
    Rodriguez, Noel
    Cristoloveanu, Sorin
    Gamiz, Francisco
    2009 IEEE INTERNATIONAL SOI CONFERENCE, 2009, : 139 - +