A 10-bit 50-MS/s SAR ADC for Dual-Voltage Domain Portable Systems

被引:0
|
作者
Tsai, Wei-Hao [1 ]
Kuo, Che-Hsun [1 ]
Chang, Soon-Jyh [1 ]
Lo, Li-Tse [2 ]
Wu, Ying-Cheng [2 ]
Chen, Chun-Jen [2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
[2] Ind Technol Res Inst, Informat & Commun Res Labs, Hsinchu 31040, Taiwan
关键词
Analog-to-digital converter (ADC); successive approximation register (SAR); dual-voltage domain; portable system; ultrasonic system;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The analog-to-digital converter (ADC) is an essential component providing the interface between the sensed analog signal and the corresponding digital representation for a portable ultrasonic systems. In order to extend the battery life for the portable system, a low-voltage ADC is crucial for saving the power. However, the sensed analog signal is usually larger than the tolerable range of a low-voltage ADC. A level shifter, which possibly consumes more power than ADC, is therefore adopted to solve this problem. This paper presents a 10-bit 50-MS/s successive approximation register (SAR) ADC by manipulating simple but effective circuit design techniques to operate at dual-voltage domain without the need of an additional level shifter for shrinking the input signals. Particularly, we propose a technique to implement the ADC with 3.3-V I/O devices and 1.2V MOS transistors. The proof-of-concept design was fabricated in TSMC 130-nm 1P8M CMOS technology. It consumes 1.6 mW at a 50 MS/s sampling frequency and about 2 MHz sinusoidal input signal with 1.65V input common-mode voltage and 2Vp-p differential input amplitude. The measurement result shows an ENOB of 9.15 bits, and both the DNL and INL are within 1 LSB. The active area is 0.226 mm(2).
引用
收藏
页码:2425 / 2428
页数:4
相关论文
共 50 条
  • [11] A 10-bit 50-MS/s subsampling pipelined ADC based on SMDAC and opamp sharing
    Chen Lijie
    Zhou Yumei
    Wei Baoyue
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (11) : 1150061 - 1150067
  • [12] A 10-bit 50-MS/s subsampling pipelined ADC based on SMDAC and opamp sharing
    陈利杰
    周玉梅
    卫宝跃
    半导体学报, 2010, 31 (11) : 93 - 99
  • [13] Design of a Reference Voltage Buffer for a 10-bit 50 MS/s SAR ADC in 65 nm CMOS
    Harikumar, Prakash
    Wikner, J. Jacob
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 249 - 252
  • [14] A 10-bit 50 MS/s SAR ADC in 65 nm CMOS with on-chip reference voltage buffer
    Harikumar, Prakash
    Wikner, J. Jacob
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 28 - 38
  • [15] Design of a Reference Voltage Buffer for a 10-bit 1-MS/s SAR ADC
    Harikumar, Prakash
    Angelov, Pavel
    Hagglund, Robert
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 185 - 188
  • [16] A 200-MS/s 10-Bit SAR ADC Applied in WLAN Systems
    Zhang, Yu
    Pu, Yilin
    Wu, Bin
    Mo, Taishan
    Ye, Tianchun
    APPLIED SCIENCES-BASEL, 2023, 13 (12):
  • [17] Noise and Non-Linearity Analysis of a Charge-Injection-Cell-Based 10-bit 50-MS/s SAR-ADC
    Runge, Marcel
    Schmock, Dario
    Gerfers, Friedel
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1025 - 1028
  • [18] A Low-Power 10-bit 50-MS/s SAR ADC Using a Parasitic-Compensated Split-Capacitor DAC
    Guo, Wei
    Mirabbasi, Shahriar
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1275 - 1278
  • [19] A 10-bit 50-MS/s reference-free low power SAR ADC in 0.18-μm SOI CMOS technology
    乔宁
    张国全
    杨波
    刘忠立
    于芳
    半导体学报, 2012, 33 (09) : 115 - 123
  • [20] A 10-bit 100MS/s Time Domain Flash-SAR ADC
    Wu, S. Y.
    Du, L.
    Jiang, M.
    Ning, N.
    Yu, Q.
    Liu, Y.
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,