Floorplan Driven Architecture and High-Level Synthesis Algorithm for Dynamic Multiple Supply Voltages

被引:1
|
作者
Abe, Shin-ya [1 ]
Shi, Youhua [2 ]
Usami, Kimiyoshi [1 ,3 ,4 ]
Yanagisawa, Masao [4 ]
Togawa, Nozomu [1 ]
机构
[1] Waseda Univ, Dept Comp Sci & Engn, Tokyo 1698555, Japan
[2] Waseda Univ, Waseda Inst Adv Study, Tokyo 1698555, Japan
[3] Shibaura Inst Technol, Dept Informat Sci & Engn, Tokyo 1358548, Japan
[4] Waseda Univ, Dept Elect & Photon Syst, Tokyo 1698555, Japan
关键词
high-level synthesis; interconnection delay; energy-optimization; dynamic multiple supply voltages; SCHEME;
D O I
10.1587/transfun.E96.A.2597
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an adaptive voltage huddle-based distributed-register architecture (AVHDR architecture), which integrates dynamic multiple supply voltages and interconnection delay into high-level synthesis. In AVHDR architecture, voltages can be dynamically assigned for energy reduction. In other words, low supply voltages are assigned to non-critical operations, and leakage power is cut off by turning off the power supply to the sleeping functional units. Next, an AVHDR-based high-level synthesis algorithm is proposed. Our algorithm is based on iterative improvement of scheduling/binding and floorplanning. In the iteration process, the modules in each huddle can be placed close to each other and the corresponding AVHDR architecture can be generated and optimized with floorplanning information. Experimental results show that on average our algorithm achieves 43.9% energy-saving compared with conventional algorithms.
引用
收藏
页码:2597 / 2611
页数:15
相关论文
共 50 条
  • [41] SoC architecture synthesis methodology based on high-level IPs
    Muraoka, M
    Nishi, H
    Morizawa, RK
    Yokota, H
    Onishi, Y
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (12): : 3057 - 3067
  • [42] A Formal Approach to Slack-Driven High-Level Synthesis
    Yeh, Hua-Hsin
    Huang, Shih-Hsu
    Cheng, Chun-Hua
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 584 - 587
  • [43] Layout-driven resource sharing in high-level synthesis
    Um, J
    Kim, JH
    Kim, T
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 614 - 618
  • [44] High-Level Synthesis of an Event-Driven Windowing Process
    Qaisar, Saeed Mian
    Simatic, Jean
    Fesquet, Laurent
    2017 3RD INTERNATIONAL CONFERENCE ON EVENT-BASED CONTROL, COMMUNICATION AND SIGNAL PROCESSING (EBCCSP), 2017,
  • [45] PRIORITY-DRIVEN AREA OPTIMIZATION IN HIGH-LEVEL SYNTHESIS
    Saad, Maria Abi
    Ouaiss, Iyad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (06) : 1131 - 1163
  • [46] AN EFFICIENT RECONFIGURABLE ARCHITECTURE TO IMPLEMENT DENSE STEREO VISION ALGORITHM USING HIGH-LEVEL SYNTHESIS.
    Ibarra-Manzano, Mario Alberto
    Devy, Michel
    Boizard, Jean-Louis
    Lacroix, Pierre
    Fourniols, Jean-Yves
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 444 - +
  • [47] Low Power Design method in High Level Synthesis with Multiple Voltages
    Wei, Chen
    Li, Guangshun
    Zhang, Xiujuan
    ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 3, 2010, : 157 - +
  • [48] Building Multiple Resolution Modeling Systems Using the High-Level Architecture
    University of Central Florida, United States
    不详
    SAE Int. J. Adv. Curr. Pract. Mobil., 2 (838-842): : 838 - 842
  • [49] A hardware architecture for single and multiple ellipse detection using genetic algorithms and high-level synthesis tools
    Iniguez-Lomeli, Francisco J.
    Garcia-Capulin, Carlos H.
    Rostro-Gonzalez, Horacio
    MICROPROCESSORS AND MICROSYSTEMS, 2024, 111
  • [50] High Performance Single Supply CMOS Level Up/Down Shifter for Multiple Voltages
    Garcia, Jose C.
    Montiel-Nelson, Juan A.
    Sosa, J.
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,