Recent developments in deca-nanometer vertical MOSFETs

被引:10
|
作者
Hall, S
Donaghy, D
Buiu, O
Gili, E
Uchino, T
Kunz, VD
de Groot, CH
Ashburn, P
机构
[1] Univ Liverpool, Dept Elect Engn & Elect, Liverpool L69 3GJ, Merseyside, England
[2] Univ Southampton, Dept Elect & Comp Sci, Southampton SO9 5NH, Hants, England
关键词
D O I
10.1016/j.mee.2003.12.042
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We report simulations and experimental work relating to innovations in the area of ultra short channel vertical transistors. The use of dielectric pockets can mitigate short channel effects of charge sharing and bulk punch-through; thickened oxide regions can minimize parasitic overlap capacitance in source and drain; a narrow band gap, SiGe source can reduce considerably the gain of the parasitic bipolar transistor which is particularly severe in vertical MOSFETs. The work is put into the context of the ITRS roadmap and it is demonstrated that vertical transistors can provide high performance at relaxed lithographic constraints. (C) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:230 / 235
页数:6
相关论文
共 50 条
  • [1] The Monte Carlo approach to transport modeling in deca-nanometer MOSFETs
    Sangiorgi, Enrico
    Palestri, Pierpaolo
    Esseni, David
    Fiegna, Claudio
    Selmi, Luca
    ESSDERC 2007: PROCEEDINGS OF THE 37TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2007, : 48 - +
  • [2] The Monte Carlo approach to transport modeling in deca-nanometer MOSFETs
    Sangiorgi, Enrico
    Palestri, Pierpaolo
    Esseni, David
    Fiegna, Claudio
    Selmi, Luca
    SOLID-STATE ELECTRONICS, 2008, 52 (09) : 1414 - 1423
  • [3] Sidewall transfer lithography for reliable fabrication of nanowires and deca-nanometer MOSFETs
    Hallstedt, J.
    Hellstrom, P. -E.
    Radamson, H. H.
    THIN SOLID FILMS, 2008, 517 (01) : 117 - 120
  • [4] A monte-carlo study of the role of scattering in deca-nanometer MOSFETs
    Palestri, P
    Esseni, D
    Erninente, S
    Fiegna, C
    Sangiorgi, E
    Selmi, L
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 605 - 608
  • [5] Swift heavy ion irradiation induced electrical degradation in deca-nanometer MOSFETs
    Ma, Yao
    Yang, Zhimei
    Gong, Min
    Gao, Bo
    Li, Yun
    Lin, Wei
    Li, Jinbo
    Xia, Zhuohui
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMS, 2016, 383 : 160 - 163
  • [6] A robust spacer gate process for deca-nanometer high-frequency MOSFETs
    Hallstedt, J
    Hellström, PE
    Zhang, Z
    Malm, BG
    Edholm, J
    Lu, J
    Zhang, SL
    Radamson, HH
    Östling, M
    MICROELECTRONIC ENGINEERING, 2006, 83 (03) : 434 - 439
  • [7] Monte Carlo simulation of deca-nanometer MOSFETs for Analog/Mixed-signal and RF applications
    Eminente, Simone
    Barin, Nicola
    Palestri, Pierpaolo
    Fiegna, Claudio
    Sangiorgi, Enrico
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 697 - +
  • [8] Source and drain formation by using plasma doping and laser melt annealing technique for deca-nanometer SOI MOSFETs
    Maeng, S
    Kang, TW
    Cho, WJ
    Jang, MG
    Lee, SJ
    Park, KW
    Im, K
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2003, 42 : S666 - S670
  • [9] Value-dependence of SRAM leakage in deca-nanometer technologies
    Goudarzi, Maziar
    Ishihara, Tohru
    IEICE ELECTRONICS EXPRESS, 2008, 5 (01): : 23 - 28
  • [10] Scaling trends for random telegraph noise in deca-nanometer Flash memories
    Ghetti, A.
    Compagnoni, C. Monzio
    Biancardi, F.
    Lacaita, A. L.
    Beltrami, S.
    Chiavarone, L.
    Spinelli, A. S.
    Visconti, A.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 835 - +