Spacer Thickness Optimization for FinFET-based Logic and Memories: A Device-Circuit Co-design Approach

被引:2
|
作者
Gupta, Sumeet Kumar [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
来源
DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10 | 2012年 / 50卷 / 04期
关键词
D O I
10.1149/05004.0187ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
We present device-circuit co-design techniques for FinFETs, based on spacer thickness optimization. We show that short channel effects in deeply scaled technologies can be mitigated by engineering the spacer thickness to introduce a gate underlap. FinFETs with symmetric and asymmetric gate underlap are presented and their device characteristics are analyzed. The implication of introducing underlap in FinFETs on circuit design is also discussed. We show that spacer thickness optimization leads to 86% lower leakage and 14% lower dynamic energy consumption with comparable performance. We also present the benefits of FinFETs with asymmetric gate underlap in mitigating the read-write conflict in 6T SRAMs. This technique enhances the read stability by 10% with only 3% lower write margin compared to standard FinFET SRAM. In addition, 58% reduction in leakage, 3% lower write time and 3% higher hold stability is achieved at the cost of 19% higher access time and 4% larger area.
引用
收藏
页码:187 / 192
页数:6
相关论文
共 47 条
  • [21] Device-circuit co-optimization for mixed-mode circuit design via geometric programming
    Kim, Jintae
    Jhaveri, Ritesh
    Woo, Jason
    Yang, Chih-Kong Ken
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 470 - 475
  • [22] A Physics-Based Compact Electrothermal Model of β -Ga2O3 MOSFETs for Device-Circuit Co-Design
    Zhou, Kai
    Zhou, Xuanze
    He, Song
    Xu, Guangwei
    Wang, Lingfei
    Wang, Yibo
    Han, Genquan
    Long, Shibing
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2024, 14 (12): : 2231 - 2239
  • [23] Device-Circuit Co-Optimization for Negative Capacitance FinFETs based on SPICE Model
    Huo, Jiali
    Huang, Weixing
    Zhang, Fan
    Huo, Qiang
    Gan, Weizhuo
    Xu, Haoqing
    Zhu, Huilong
    Yin, Huaxiang
    Wu, Zhenhua
    IWAPS 2020: PROCEEDINGS OF 2020 4TH INTERNATIONAL WORKSHOP ON ADVANCED PATTERNING SOLUTIONS (IWAPS), 2020, : 67 - 70
  • [24] Device-Circuit Co-design for Beyond 1 GHz 5 V Level Shifter Using DeMOS Transistors
    Swain, Peeyusha Saurabha
    Shrivastava, Mayank
    Gossner, Harald
    Baghini, Maryam Shojaei
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) : 3827 - 3834
  • [25] Impact of Write Pulse and Process Variation on 22 nm FinFET-Based STT-RAM Design: A Device-Architecture Co-Optimization Approach
    Xu, Cong
    Zheng, Yang
    Niu, Dimin
    Zhu, Xiaochun
    Kang, Seung H.
    Xie, Yuan
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2015, 1 (04): : 195 - 206
  • [26] Device-Circuit Co-Design and Comparison of Ultra-Low Voltage Tunnel-FET and CMOS Digital Circuits
    Esseni, David
    Alioto, Massimo
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 321 - 324
  • [27] Tri-Mode Independent Gate FinFET-Based SRAM With Pass-Gate Feedback: Technology-Circuit Co-Design for Enhanced Cell Stability
    Gupta, Sumeet Kumar
    Kulkarni, Jaydeep P.
    Roy, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) : 3696 - 3704
  • [28] TCAD Modeling of Resistive-Switching of HfO2 Memristors: Efficient Device-Circuit Co-Design for Neuromorphic Systems
    Zeumault, Andre
    Alam, Shamiul
    Wood, Zack
    Weiss, Ryan J. J.
    Aziz, Ahmedullah
    Rose, Garrett S. S.
    FRONTIERS IN NANOTECHNOLOGY, 2021, 3
  • [29] Enabling Robust SOT-MTJ Crossbars for Machine Learning using Sparsity-Aware Device-Circuit Co-design
    Sharma, Tanvi
    Wang, Cheng
    Agrawal, Amogh
    Roy, Kaushik
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2021,
  • [30] Device-Circuit Co-design for High Performance Level Shifter by Limiting Quasi-saturation Effects in Advanced DeMOS Transistors
    Swain, Peeyusha Saurabha
    Baghini, Maryam Shojaei
    Rao, V. Ramgopal
    Shrivastava, Mayank
    Gossner, Harald
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,