Defect metrology challenges for the 45 nm technology node and beyond

被引:1
|
作者
Patel, Dilip [1 ]
Hanrahan, Jeffrey [1 ]
Lim, Kyuhong [1 ]
Godwin, Milton [1 ]
Figliozzi, Peter [1 ]
Sheu, Dale [2 ]
机构
[1] Int SEMATECH Mfg Initiat, 2706 Montopolis Dr, Austin, TX 78741 USA
[2] Adv Technol Dev Facil, Austin, TX USA
关键词
defect metrology; defect detection; wafer inspection; metrology; ITRS;
D O I
10.1117/12.664190
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Without the ability to detect potential yield-limiting defects in-line, the yield learning cycle is severely crippled, compromising the financial success of chip makers. As design rules shrink, device yield is seriously affected by smaller size particle and patterned defects that were not important in the past. These mechanisms are becoming more difficult to detect with current defect detection tools and techniques. The optical defect inspection tools that are currently available do not adequately detect defects, while scanning electron microscope (SEM) based inspection tools are too slow. With each successive technology node, optical inspection becomes less capable relative to the previous technology. As sensitivity is increased to detect smaller defects, the nuisance defect rate increases commensurately. Line-edge roughness (LER) and subtle process variations are making it more difficult to detect defects of interest (DOI). Smaller defects mean smaller samples available for energy dispersive x-ray analysis (EDX), necessitating an improved or new methodology for elemental analysis. This paper reviews these and some other challenges facing defect metrology at the 45 rim technology node and beyond. The challenges in areas of patterned and unpatterned wafer inspection, defect review, and defect characterization are outlined along with proposed solutions. It also provides an overview of several ongoing projects conducted at International SEMATECH Manufacturing Initiative (ISMI) to address these challenges.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Metrology challenges for 45 nm strained-Si devices
    Vartanian, V
    Sadaka, M
    Zollner, S
    Thean, AVY
    White, T
    Nguyen, BY
    Zavala, M
    McCormick, L
    Prabhu, L
    Eades, D
    Parsons, S
    Collard, H
    Kim, K
    Jiang, J
    Dhandapani, V
    Hildreth, J
    Powers, R
    Spencer, G
    Ramani, N
    Mogab, J
    Kottke, M
    Canonico, M
    Xie, Q
    Wang, XD
    Vella, J
    Contreras, L
    Theodore, D
    Lu, B
    Kriske, T
    Gregory, R
    Liu, R
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY 2005, 2005, 788 : 214 - 221
  • [32] Chrome etch challenges for 45 nm & beyond
    Chandrachood, Madhavi
    Grimbergen, Michael
    Ibrahim, M. Ibrahim
    Panayil, Sheeba
    Kumar, Ajay
    PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XIII, PTS 1 AND 2, 2006, 6283
  • [33] Reliability challenges for 45nm and beyond
    McPherson, J. W.
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 176 - 181
  • [34] Challenges in implementing high-K dielectrics in the 45nm technology node
    Lee, BH
    Song, SC
    Choi, R
    Wen, HC
    Majhi, P
    Kirsch, P
    Young, C
    Bersuker, G
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 73 - 76
  • [35] 45nm node registration metrology on LTEM EUV reticles
    Laske, Frank
    Kinoshita, Hiroshi
    Nishida, Naoki
    Kenmochi, Daisuke
    Ota, Hitoshi
    Tanioka, Yukitake
    Czerkas, Slawomir
    Schmidt, Karl-Heinrich
    Adam, Dieter
    Roeth, Klaus-Dieter
    EMLC 2008: 24TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2008, 6792
  • [36] Multigate silicon MOSFETs for 45 nm node and beyond
    Poiroux, T
    Vinet, M
    Faynot, O
    Widiez, J
    Lolivier, J
    Previtali, B
    Ernst, T
    Deleonibus, S
    SOLID-STATE ELECTRONICS, 2006, 50 (01) : 18 - 23
  • [37] Photoresist Strip Challenges for Advanced Lithography at 20nm Technology Node and Beyond
    Berry, Ivan L., III
    Waldfried, Carlo
    Roh, Dwight
    Luo, Shijian
    Mattson, David
    DeLuca, James
    Escorcia, Orlando
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING, 2012, 8328
  • [38] Performance Evaluation of CNFET Based Operational Amplifier at Technology Node Beyond 45-nm
    Kafeel, Mohd. Ajmal
    Hasan, Mohd.
    Alam, Mohd. Shah
    Kumar, A.
    Prasad, S.
    Islam, A.
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [39] Scalability of the Si1-xGex source/drain technology for the 45-nm technology node and beyond
    Eneman, Geert
    Verheyen, Peter
    Rooyackers, Rita
    Nouri, Faran
    Washington, Lori
    Schreutelkamp, Robert
    Moroz, Victor
    Smith, Lee
    De Keersgieter, An
    Jurczak, Malgorzata
    De Meyer, Kristin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (07) : 1647 - 1656
  • [40] Overview and future challenges of floating body RAM (FBRAM) technology for 32 nm technology node and beyond
    Hamamoto, Takeshi
    Ohsawa, Takashi
    SOLID-STATE ELECTRONICS, 2009, 53 (07) : 676 - 683