A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology

被引:14
|
作者
Maryan, Mohammad Moradinezhad [1 ]
Amini-Valashani, Majid [1 ]
Azhari, Seyed Javad [1 ]
机构
[1] Iran Univ Sci & Technol IUST, Dept Elect & Elect Engn, Tehran, Iran
关键词
Leakage power dissipation; Input-controlled leakage restrainer transistor (ICLRT); Deep submicron; Static logic gates; DYNAMIC SLEEP TRANSISTOR; HIGH-SPEED; FULL-ADDERS; SRAM DESIGN; BODY BIAS; VOLTAGE; OPTIMIZATION; METHODOLOGY;
D O I
10.1007/s00034-020-01639-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The leakage power, a.k.a. static power, increases in deep-submicron technologies due to short-channel effects. This article proposes a novel input-controlled leakage restrainer transistor (ICLRT)-based technique to reduce leakage power as well as the short-circuit power. The main idea is to place a PMOS and an NMOS ICLRT on top of the pull-up network (PUN) and at the bottom of the pull-down network (PDN), respectively, on all paths from either the supply voltage or the ground to the output. The ICLRTs are deliberately used as a stack structure while being controlled by the input signals to lead the output to stronger low and high logic levels. In fact, the proposed technique reduces the leakage and short-circuit currents and, consequently, powers by increasing the threshold voltage and decreasing the gate-source voltage of the main transistors. Using the proposed technique, logical NOT, NAND, NOR, XOR, and XNOR static gates are designed and evaluated by SPICE simulations in 22-nm BSIM4 (level-54 parameters) CMOS technology. Simulation results with 0.9-V power supply voltage show that power-delay product (PDP) is reduced by 27.66%, 16.7%, and 21.58% for NOT, NOR, and XOR with respect to its best counterpart and by 32.62%, 47%, 49.23%, and 38.77% for NOT, NAND, NOR, and XOR with respect to the conventional static CMOS structures. Furthermore, Monte Carlo analysis is also performed to ensure the stability and robustness of the circuit's performance in the presence of the process, voltage, and temperature (PVT) variations.
引用
收藏
页码:3536 / 3560
页数:25
相关论文
共 40 条
  • [21] Circuit-Level Technique to Design Variation- and Noise-Aware Reliable Dynamic Logic Gates
    Pal, Indrajit
    Islam, Aminul
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (02) : 224 - 239
  • [22] An investigation of the impact of technology scaling on power wasted as short-circuit current in low voltage static CMOS circuits
    Chatterjee, A
    Nandakumar, M
    Chen, IC
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 145 - 150
  • [23] Analysis and Design of Subthreshold Leakage Power-Aware Ripple Carry Adder at Circuit-Level using 90nm Technology
    Amuthavalli, G.
    Gunasundari, R.
    INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONVERGENCE (ICCC 2015), 2015, 48 : 660 - 665
  • [24] Leakage Power Reduction Technique by Using FinFET Technology in ULSI Circuit Design
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, T. K.
    Singh, R. P.
    PROCEEDINGS OF FIRST INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY FOR INTELLIGENT SYSTEMS: VOL 2, 2016, 51 : 509 - 518
  • [25] A self-control leakage-suppression block for low-power high-efficient static logic circuit design in 22 nm CMOS process
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Amini-Valashani, Majid
    INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 1 - 10
  • [26] An input controlled leakage restrainer transistor-based technique for leakage and short-circuit power reduction of 1-bit hybrid full adders
    Moradinezhad Maryan, Mohammad
    Amini-Valashani, Majid
    Azhari, Seyed Javad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2382 - 2395
  • [27] The effects of new 2030 scenario: reduction of short-circuit power and widening of voltage dips
    Michi, L.
    Carlini, E. M.
    Caciolli, L.
    Polinelli, D.
    Capurso, P.
    Proietti, A.
    Berizzi, A.
    Bovo, C.
    2018 AEIT INTERNATIONAL ANNUAL CONFERENCE, 2018,
  • [28] Circuit-level evaluation of a new zero-cost transistor in an embedded non-volatile memory CMOS technology
    Devoge, Paul
    Aziza, Hassen
    Lorenzini, Philippe
    Julien, Franck
    Marzaki, Abderrezak
    Malherbe, Alexandre
    Mantelli, Marc
    Sardin, Thomas
    Haendler, Sebastien
    Regnier, Arnaud
    Niel, Stephan
    2021 16TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2021), 2021,
  • [29] Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm CMOS Technology
    Altolaguirre, Federico A.
    Ker, Ming-Dou
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [30] Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm CMOS Technology
    Altolaguirre, Federico A.
    Ker, Ming-Dou
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,