Finite Alphabet Iterative Decoders for LDPC Codes: Optimization, Architecture and Analysis

被引:13
|
作者
Cai, Fang [1 ]
Zhang, Xinmiao [1 ]
Declercq, David [2 ]
Planjery, Shiva Kumar [2 ]
Vasic, Bane [3 ]
机构
[1] Case Western Reserve Univ, Dept Elect Engn & Comp Sci, Cleveland, OH 44106 USA
[2] ENSEA Univ Cergy Pontoise CNRS, UMR 8051, ETIS Lab, F-95014 Cergy Pontoise, France
[3] Univ Arizona, Dept Elect & Comp Engn, Tucson, AZ 85721 USA
基金
美国国家科学基金会;
关键词
Belief propagation; error floor; low-density parity-check codes (LDPC); trapping set; VLSI architecture; PARITY-CHECK CODES;
D O I
10.1109/TCSI.2014.2309896
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-density parity-check (LDPC) codes are adopted in many applications due to their Shannon-limit approaching error-correcting performance. Nevertheless, belief-propagation (BP) based decoding of these codes suffers from the error-floor problem, i.e., an abrupt change in the slope of the error-rate curve that occurs at very low error rates. Recently, a new type of decoders termed finite alphabet iterative decoders (FAIDs) were introduced. The FAIDs use simple Boolean maps for variable node processing, and can surpass the BP-based decoders in the error floor region with very short word length. We restrict the scope of this paper to regular d(v) = 3 LDPC codes on the BSC channel. This paper develops a low-complexity implementation architecture for the FAIDs by making use of their properties. Particularly, an innovative bit-serial check node unit is designed for the FAIDs, and a small-area variable node unit is proposed by exploiting the symmetry in the Boolean maps. Moreover, an optimized data scheduling scheme is proposed to increase the hardware utilization efficiency. From synthesis results, the proposed FAID implementation needs only 52% area to reach the same throughput as one of the most efficient standard Min-Sum decoders for an example (7807, 7177) LDPC code, while achieving better error-correcting performance in the error-floor region. Compared to an offset Min-Sum decoder with longer word length, the proposed design can achieve higher throughput with 45% area, and still leads to possible performance improvement in the error-floor region.
引用
收藏
页码:1366 / 1375
页数:10
相关论文
共 50 条
  • [21] Unrolled Layered Architectures For Non-Surjective Finite Alphabet Iterative Decoders
    Boncalo, Oana
    Savin, Valentin
    Amaricai, Alexandru
    2017 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2017,
  • [22] Decreasing the complexity of LDPC iterative decoders
    Bosco, G
    Montorsi, G
    Benedetto, S
    IEEE COMMUNICATIONS LETTERS, 2005, 9 (07) : 634 - 636
  • [23] Learning to Decode LDPC Codes with Finite-Alphabet Message Passing
    Vasic, Bane
    Xiao, Xin
    Lin, Shu
    2018 INFORMATION THEORY AND APPLICATIONS WORKSHOP (ITA), 2018,
  • [24] Approaching Maximum Likelihood Performance of LDPC Codes by Stochastic Resonance in Noisy Iterative Decoders
    Vasic, Bane
    Ivanis, Predrag
    Declercq, David
    LeTrung, Khoa
    2016 INFORMATION THEORY AND APPLICATIONS WORKSHOP (ITA), 2016,
  • [25] Implementation of Decoders for LDPC Block Codes and LDPC Convolutional Codes Based on GPUs
    Zhao, Yue
    Lau, Francis C. M.
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2014, 25 (03) : 663 - 672
  • [26] Memory-Centric Flooded LDPC Decoder Architecture Using Non-Surjective Finite Alphabet Iterative Decoding
    Boncalo, Oana
    Amaricai, Alexandru
    Nimara, Sergiu
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 104 - 109
  • [27] Finite Length Analysis of LDPC Codes
    Noor-A-Rahim, Md.
    Nguyen, Khoa D.
    Lechner, Gottfried
    2014 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC), 2014, : 206 - 211
  • [28] Switching Activity Minimization in Iterative LDPC Decoders
    Crowley, Brendan
    Gaudet, Vincent
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 68 (01): : 63 - 73
  • [29] On the Total Power Capacity of Regular-LDPC Codes With Iterative Message-Passing Decoders
    Ganesan, Karthik
    Grover, Pulkit
    Rabaey, Jan
    Goldsmith, Andrea
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2016, 34 (02) : 375 - 396
  • [30] Switching Activity Minimization in Iterative LDPC Decoders
    Brendan Crowley
    Vincent Gaudet
    Journal of Signal Processing Systems, 2012, 68 : 63 - 73