Parametric Yield Optimization Using Leakage-Yield-Driven Floorplanning

被引:0
|
作者
Xu, Yang [1 ]
Wang, Bo [1 ]
Teich, Juergen [1 ]
机构
[1] Univ Erlangen Nurnberg, Erlangen, Germany
关键词
POWER;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Continuous process scaling has resulted in ever-increasing process variations, which in turn cause severe parametric yield loss, e.g., timing & leakage yield loss. State-of-the-art methods optimize the leakage yield either by applying dual-vt or gate sizing technologies or by exploring the interdependency between leakage power and operating temperature. In this paper, we propose a novel leakage yield optimization method from another perspective, i.e., by exploring spatial correlations between leakage power of different modules. In our method, a very fast hierarchical leakage yield calculation method is introduced and integrated into a simulated annealing based floorplanner to build a leakage-yield-driven floorplanner, which can identify floorplans with optimized leakage yield. Experimental results show that our method significantly speeds up the leakage yield calculation by up to six orders of magnitude and the standard deviation of leakage can be reduced by up to 29% by applying our leakage-yield-driven floorplanning.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A SVM Surrogate Model-Based Method for Parametric Yield Optimization
    Ciccazzo, Angelo
    Di Pillo, Gianni
    Latorre, Vittorio
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (07) : 1224 - 1228
  • [22] Parametric Optimization for Yield of Biodiesel from Waste Cooking Oil Feedstock
    Das, Uddipta
    Choudhury, Prasanta Kumar
    ADVANCES IN MECHANICAL ENGINEERING, ICRIDME 2018, 2020, : 1425 - 1435
  • [23] AN EFFICIENT METHOD FOR PARAMETRIC YIELD OPTIMIZATION OF MOS INTEGRATED-CIRCUITS
    YU, TK
    KANG, SM
    SACKS, J
    WELCH, WJ
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 190 - 193
  • [24] Parametric yield analysis and constrained-based supply voltage optimization
    Rao, R
    Agarwal, K
    Devgan, A
    Nowka, K
    Sylvester, D
    Brown, R
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 284 - 290
  • [25] Multidimensional physical design optimization for systematic and parametric yield loss reduction
    Karklin, L. N.
    Arkhipov, A.
    Belenky, Y.
    Decoin, C.
    Lay, D.
    Manuylov, V.
    Zelnik, C.
    Watson, B. W.
    Willekens, J.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION, 2007, 6521
  • [26] OPTIMIZATION OF YIELD
    JACKSON, A
    JOURNAL OF THE IRON AND STEEL INSTITUTE, 1967, 205 : 1101 - &
  • [27] Parametric yield optimization of MOS IC's affected by device mismatch
    Conti, M
    Crippa, P
    Orcioni, S
    Turchetti, C
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 29 (03) : 181 - 199
  • [28] Reticle floorplanning with guaranteed yield for multi-project wafers
    Kahng, AB
    Reda, S
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 106 - 110
  • [29] Parametric Yield Optimization of MOS IC's Affected by Device Mismatch
    Massimo Conti
    Paolo Crippa
    Simone Orcioni
    Claudio Turchetti
    Analog Integrated Circuits and Signal Processing, 2001, 29 : 181 - 199
  • [30] Yield-driven Iterative Robust Circuit Optimization Algorithm
    Li, Yan
    Stojanovic, Vladimir
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 599 - 604