Maximizing impossibilities for untestable fault identification

被引:7
|
作者
Hsiao, MS [1 ]
机构
[1] Virginia Tech, Bradley Dept Elect & Comp Engn, Blacksburg, VA 24061 USA
关键词
D O I
10.1109/DATE.2002.998414
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new fault-independent method for maximizing local conflicting value assignments for the Purpose of untestable faults identification. The technique first computes a large number of logic implications across multiple time-frames and stores them in an implication graph. Then, by maximizing conflicting scenarios in the circuit, the algorithm identifies a large number of untestable faults that require such impossibilities. The proposed approach identifies impossible combinations locally around each Boolean gate in the circuit and its complexity is thus linear in the number of nodes, resulting in short execution times. Experimental results for both combinational and sequential benchmark circuits showed that many more untestable faults can be identified with this approach efficiently.
引用
收藏
页码:949 / 953
页数:5
相关论文
共 50 条
  • [31] Identification of growth fault by fault fall analysis
    Zhao, Yong
    Dai, Jun-Sheng
    Shiyou Kantan Yu Kaifa/Petroleum Exploration and Development, 2003, 30 (03):
  • [32] Maximizing the fault-tolerance of application specific programmable signal processors
    Kim, K
    Karri, R
    Potkonjak, M
    VLSI SIGNAL PROCESSING, IX, 1996, : 283 - 292
  • [33] Maximizing the Reliability of Clustered Sensor Networks by a Fault-Tolerant Service
    Afsar, M. Mehdi
    2014 IEEE 27TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2014,
  • [34] Maximizing Area-Constrained Partial Fault Tolerance in Reconfigurable Logic
    Foster, David L.
    Hanna, Darrin M.
    FPGA 10, 2010, : 259 - 262
  • [35] Processor shadowing: Maximizing expected throughput in fault-tolerant systems
    Bruno, JL
    Coffman, EG
    Lagarias, JC
    Richardson, TJ
    Shor, PW
    MATHEMATICS OF OPERATIONS RESEARCH, 1999, 24 (02) : 362 - 382
  • [36] FROM FAULT-TREE TO FAULT-IDENTIFICATION
    KISS, L
    IEEE TRANSACTIONS ON RELIABILITY, 1983, 32 (05) : 422 - 425
  • [37] IDENTIFICATION OF MACHINE FAULT CONDITIONS
    Tkac, Jozef
    Macalak, Jaroslav
    AIM 09, INTERNATIONAL SYMPOSIUM: ADVANCES IN MECHATRONICS 2009, 2010, : 51 - 58
  • [38] ON FAULT IDENTIFICATION IN DIAGNOSABLE SYSTEMS
    CHWA, KY
    HAKIMI, SL
    IEEE TRANSACTIONS ON COMPUTERS, 1981, 30 (06) : 414 - 422
  • [39] FAULT IDENTIFICATION IN BEAM STRUCTURES
    CHOY, FK
    LIANG, R
    XU, P
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1992, 329 (04): : 697 - 713
  • [40] Fault identification by passive testing
    Guo, XH
    Zhao, BH
    Qian, L
    TELECOMMUNICATIONS AND NETWORKING - ICT 2004, 2004, 3124 : 826 - 834